a FEATURES RS- and RS- on One Chip Single + V Supply. F Capacitors Short Circuit Protection Excellent Noise Immunity Low Power BiCMOS Technology High Speed, Low Skew RS- Operation C to + C Operations APPLICATIONS DTE-DCE Interface Packet Switching Local Area Networks Data Concentration Data Multiplexers Integrated Services Digital Network (ISDN) GENERAL DESCRIPTION The AD7 line driver/receiver is a V monolithic product which provides an interface between TTL signal levels and dual standard EIA RS-/RS- signal levels. The part contains two RS- drivers, one RS- driver, one RS- receiver, and one receiver path which can be configured either as RS- or as RS-. An internal charge pump voltage converter facilitates operation from a single + V power supply. The internal charge pump generates ± V levels allowing RS- output levels to be developed without the need for external bipolar power supplies. A highly efficient charge pump design allows operation using non polarized, miniature. µf capacitors. This gives a considerable saving in printed circuit board space over conventional products which can use up to µf capacitors. The charge pump output voltages may also be used to power external circuitry which requires dual supplies. + V Powered RS-/RS- Transceiver AD7 FUTIONAL BLOCK DIAGRAM C+ C R IN T OUT T OUT R IN (B) R IN /R IN (A) 7 9 AD7 SOIC TOP VIEW (Not to Scale) = NO CONNECT The RS- channels are suitable for communications rates up to khz and the RS- channels are suitable for high speed communications up to MHz. The RS- transmitter complementary outputs are closely matched and feature low timing skew between the complementary outputs. This is often an essential requirement to meet tight system timing specifications. All inputs feature ESD protection, all driver outputs feature high source and sink current capability and are internally protected against short circuits on the outputs. An epitaxial layer is used to guard against latch-up. The part is available in a -lead SOIC and -pin plastic DIP package. 9 7 V C C+ R OUT T IN T IN / SEL REV. B Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9, Norwood, MA -9, U.S.A. Tel: 7/9-7 Fax: 7/-7
AD7 SPECIFICATIONS ( = + V %, C = C = C = C =. F. All specifications T MIN to T MAX unless otherwise noted.) Parameter Min Typ Max Units Test Conditions/Comments RS- DRIVER TTL Input Logic Low, V INL. V TTL Input Logic High, V INH. V Input Logic Current. ± µa V IN = V to RS- High Level Output Voltage. 7. V R L = kω RS- Low Level Output Voltage.. V R L = kω Output Short Circuit Current ± ± ma V OUT = V, T A = C to +7 C Slew Rate V/µs C L = pf, R L = kω V/µs C L = pf, R L = kω Output Resistance (Powered Down) M Ω = V, V OUT = ± V RS- RECEIVER Input Voltage Range + V RS- Input Threshold Low.. V RS- Input Threshold High.7. V RS- Input Hysteresis... V RS- Input Resistance 7 kω TTL Output Voltage Low, V OL.. V I OUT = + ma TTL Output Voltage High, V OH.. V I OUT = ma RS- DRIVER TTL Input Logic Low, V INL. V TTL Input Logic High, V INH. V Logic Input Current. ± µa V IN = V to Differential Output Voltage. V = V, R L Diff = ; Figure V R L Diff = Ω; Figure Common-Mode Output Voltage V V OUT for Complementary O/P States. V R L Diff = Ω Output Short Circuit Current ma V V CMR +7 V RS- RECEIVER Common-Mode Voltage Range ±7 V Typical RS- Input Voltage < V Differential Input Threshold Voltage. +. V Input Voltage Hysteresis 7 mv V CM = V Input Resistance 7 kω TTL Output Voltage Low, V OL.. V I OUT = +. ma TTL Output Voltage High, V OH.. V I OUT =. ma / SEL Input Input Logic Low, V INL. V Input Logic High, V INH. V Logic Input Current. ± µa V IN = V to POWER SUPPLY CURRENT I CC ma Outputs Unloaded CHARGE PUMP VOLTAGE GENERATOR Output Voltage 9 V RS- Output Unloaded; See Typical Performance Curves V Output Voltage 9 V RS- Outputs Unloaded; See Typical Performance Curves Generator Rise Time µs Specifications subject to change without notice. REV. B
AD7 TIMING SPECIFICATIONS ( = + V %, C = C = C = C =. F. All specifications T MIN to T MAX unless otherwise noted.) Parameter Typ Max Units Test Conditions/Comments RS- Driver Propagation Delay Input to Output T PLH, T PHL ns R L Diff = Ω. C L = C L = pf, Figures & RS- O/P to O/P T SKEW ns R L Diff = Ω. C L = C L = pf, Figures & Driver Rise/Fall Time T R, T F ns R L Diff = Ω. C L = C L = pf, Figures & RS- Receiver Propagation Delay Input to Output T PLH, T PHL 7 ns C L = pf. Figure RS-/RS- Enable RS- Disable to RS- Enable T EN 7 ns Figure RS- Disable to RS- Enable T EN 7 ns Figure Transmission Rate (RS-) MHz RS- Receiver Propagation Delay Input to Output ns Transmission Rate (RS-) khz C L = pf khz C L =. nf ABSOLUTE MAXIMUM RATINGS* (T A = + C unless otherwise noted)......................................... +7 V........................... (. V) to +. V V................................ +. V to. V Inputs T IN, T IN...............................V to................................. V to R IN A/B, R IN....................... V to + V / SEL........................... V to Outputs T OUT, T OUT....................... V to + V, (B)........................ V to +7 V, R OUT................. V to ( +. V) Short Circuit Duration T OUT.................................Continuous Power Dissipation Small Outline............................. mw DIP.................................... mw Operating Temperature Range Commercial (J Version)................. C to +7 C Industrial (A Version)................ C to + C Storage Temperature Range............ C to + C Lead Temperature (Soldering, secs)........... + C *Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods of time may affect device reliability. CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. WARNING! ESD SENSITIVE DEVICE ORDERING GUIDE Model Temperature Range Package Description Package Option AD7JR C to +7 C -Lead SOIC R- AD7JN C to +7 C -Pin DIP N- AD7AR C to + C -Lead SOIC R- AD7AN C to + C -Pin DIP N- REV. B
AD7 SOIC DIP Pin Pin Mnemonic Function PIN FUTION DESCRIPTION 9 Internally Generated Positive Supply (+9 V nominal). A. µf capacitor must be connected between this pin and.,, C+, C External Capacitor Terminals. A. µf capacitor must be connected between these pins. R IN RS- Receiver R Input. This input accepts RS- input voltages. T OUT RS- Transmitter (Driver) T Output (Typically ±7. V). T OUT RS- Transmitter (Driver) T Output (Typically ±7. V). 7 Power Supply Input ( V ± %). R IN (B) RS- Receiver R, Differential Input B. 9 R IN /R IN (A) Receiver R Input. May be configured to accept either single ended RS- levels or differential RS- levels. It is configured using the / SEL pin. RS- Transmitter (Driver) T, Differential Output B. RS- Transmitter (Driver) T, Differential Output A.,, No Connect Pins., 7, Ground Pin. Must be connected to V. / SEL Select Input. This input configures Receiver R to accept either RS- or RS- signal levels. A Logic on this input selects operation while a Logic selects operation. 9 TTL/CMOS Input to the RS- Transmitter T. 7 TTL/CMOS Output from Receiver R. 9 T IN TTL/CMOS Input to RS- Transmitter T. T IN TTL/CMOS Input to RS- Transmitter T. R OUT TTL/CMOS Output from Receiver R.,, 7 C+, C External Capacitor Terminals. A. µf capacitor must be connected between these pins. V Internally Generated Negative Supply ( 9 V nominal). A. µf capacitor must be connected between this pin and. PIN CONFIGURATIONS SOIC DIP V T OUT T OUT C+ C R IN C C+ R IN (B) C R IN R OUT R IN /R IN (A) T OUT T OUT R IN (B) 7 AD7 SOIC TOP VIEW (Not to Scale) 9 7 T IN T IN / SEL 7 AD7 DIP TOP VIEW (Not to Scale) 9 7 C+ V C R IN /R IN (A) 9 9 / SEL C+ R OUT T IN T IN = NO CONNECT = NO CONNECT REV. B
AD7 +V V.V.V 7 V C+ ±V C POWER SUPPLY C+ V GENERATOR C VO / VO t PLH t PHL TTL/CMOS S TTL/CMOS OUTPUTS T IN T IN R OUT / SEL T 9 T 7 R T AD7 R 9 T OUT T OUT R IN R IN (B) RS- OUTPUTS RS- R IN /R IN (A) RS- OUTPUT RS- RS-/ RS- VO V VO 9% POINT % POINT t SKEW t R t SKEW 9% POINT t F % POINT Figure. RS- Driver. Propagation Delay Rise/Fall Timing DIFFERENTIAL R IN (B) - R IN (A).V.V V t PHL V t PLH V OH Figure. AD7 Application Circuit V OL Figure. RS- Receiver Timing C L = pf T RL DIFF = Ω C L = pf / SEL.V.V Figure. RS- Driver. Propagation Delay Test Circuit t EN V OH t EN V OH V OL V OL T V OD RL DIFF RS- RS- RS- Figure. RS-/RS- Receiver Enable Timing Figure. RS- Driver. Voltage Measurement Test Circuit REV. B
AD7 GENERAL DESCRIPTION The AD7 drivers/receivers provide an interface which is compatible with RS-/RS- standard interfaces. As both standards are widely accepted it is often necessary to provide an interface which is compatible with both. The AD7 is ideally suited to this type of application as both standards may be met using a single package. This part contains two RS- drivers, one RS- driver, one RS- receiver, and one receiver path which can be configured as either RS- or RS-. This receiver is configured using the / SEL pin. This part also contains an internal charge pump voltage converter which facilitates operation using a single + V power supply. Charge Pump DC-DC Voltage Generator The charge pump voltage generator uses a switched capacitor technique to develop ± V levels from an input + V supply. A highly efficient charge pump design coupled with a high frequency internal oscillator permit operation using four. µf capacitors. +V SUPPLY ±V POWER SUPPLY GENERATOR C+ C C+ C C C V C C Figure 7. Charge Pump Voltage Generator +V OUTPUT V OUTPUT Capacitors C and C act as charge storage capacitors while C and C provide output smoothing. For correct operation all four capacitors must be included. Either polarized or nonpolarized capacitors may be used for C C. If a polarized type is used, then the correct polarity should be observed. This may be ignored with nonpolarized type capacitors. The charge pump output voltages, and V, are used internally to power the RS- transmitters. This permits RS- output levels to be developed on the RS- transmitter outputs. The charge pump output voltages may also be used to power external circuitry if the current requirements are small. Please refer to the Typical Performance Characteristics. The generator rise time after power up is µs typical. This time is necessary to completely charge the storage capacitors in the charge pump. Therefore, RS- data transmission should not be initiated until this time has elapsed after switch on. This will ensure that valid data is always transmitted. RS- Drivers The RS- drivers in the AD7 meet the EIA RS- specifications. The drivers are inverting level shifters which convert TTL/CMOS levels into RS- output levels. The input switching threshold is typically. V. With a typical RS- load, the output levels are ±7. V. Under worst case load conditions, the drivers are guaranteed to provide ± V which meets the minimum RS- requirement. The output slew rate is internally limited to < V/µs without the need for an external slew limiting capacitor. Short circuit protection is also provided which prevents damage in the event of output fault conditions. Active current limiting is used which limits the output short circuit current to less than ma in the event of an output fault. This type of current limiting does not degrade the output voltage swing under normal loading conditions as would be the case with conventional passive limiting. The powered-down output impedance is typically MΩ. This is considerably larger than the Ω minimum value required by the RS- specification. It provides additional protection under fault conditions where another powered-up transmitter output is inadvertently shorted to the powered-down device. RS- Receivers The receivers are inverting level shifters which accept RS- input levels (± V to ± V) and translates them into V TTL/CMOS levels. The input switching thresholds are. V minimum and. V maximum which are well within the RS- requirement of ± V. Internal kω pull-down resistors to are provided on the receiver inputs. This ensures that an unconnected input will be interpreted as a low level giving a Logic on the TTL/CMOS output. Excellent noise immunity is achieved by the use of hysteresis and internal filtering circuitry. The filter rejects noise glitches of up to. µs in duration. RS- Driver The RS- driver on the AD7 accepts a TTL/CMOS input and translates it into a differential RS- level signal. The input switching threshold is typically. V. The unloaded output differential voltage is typically ± V (see Typical Performance Characteristics). Short circuit protection is provided on the output which limits the current to less than ma. RS- Receiver The RS- receiver on the AD7 accepts a differential input signal and translates it into a TTL/CMOS output level. The input resistance on both differential inputs is kω typical. With the receiver inputs unconnected (floating), internal biasing ensures that the receiver output is a Logic. Excellent noise immunity and high transmission speed is achieved using the differential configuration. REV. B
Typical Performance Characteristics AD7 VOLTAGE OUTPUT ± V V- = V T + C OUTPUT CURRENT ± ma RS- TRANSMITTER OUTPUT VOLTAGE ±V V CURRENT E +V CURRENT E RS- TRANSMITTER OUTPUT CURRENT ma Figure. and V Voltage vs. Current Figure. RS- Driver Output Voltage vs. Current SLEW RATE V/µs V E +V E DIFFERENTIAL O/P VOLTAGE V V =.7V CC V =.V CC V =.V CC LOAD CAPACITAE pf DIFFERENTIAL O/P CURRENT ma Figure 9. RS- Driver Slew Rate vs. Load Capacitance Figure. RS- Driver Output Current vs. Output Voltage A - 7 V A V 9 9 % % V V µs V V ns Figure. RS- Driver; R L = kω, C L = pf Figure. RS- Driver; R LDIFF = Ω, C L = C L = pf REV. B 7
AD7 Single-Ended Data Transmission Single-ended interfaces are used for low speed, short distance communications such as from a computer terminal to a printer. A single line is used to carry the signal. Various standards have been developed to standardize the communication link, the most popular of these being the RS-. The RS- standard was introduced in 9 by the EIA and has been widely used throughout the industry. The standard has been revised several times, and the current revision is known as EIA-E. The RS- standard is suitable for single-ended data transmission at relatively slow data rates over short distances. A typical RS- interface is shown in Figure. Differential Data Transmission When transmitting at high data rates, over long distances and through noisy environments, single-ended data transmission is often inadequate. In this type of application, differential data transmission offers superior performance. Differential transmission uses two signal lines to transmit data. It rejects ground shifts and is insensitive to noise signals which appear as common mode voltages on the transmission lines. To accommodate faster data communication, the differential RS- standard was developed. Therefore, it can be used to reliably transmit data at higher speeds and over longer distances than single-ended transmission. A typical RS- interface is shown in Figure. Ca /9 DATA IN TX RS- CHANNEL RX DATA OUT DATA IN TX RS- CHANNEL RX DATA OUT Figure. Single-Ended RS- Interface Figure. Differential RS- Interface Table I. Comparison of RS- and RS- Interface Standards Specification EIA-E RS- Transmission Type Single-Ended Differential Maximum Data Rate kb/s MB/s Maximum Cable Length Load Dependent ft. Minimum Driver Output Voltage ± V ±. V Slew Rate V/µs max Receiver Input Resistance kω to 7 kω kω min Receiver Input Sensitivity ± V ± mv Receiver Input Voltage Range ± V ±7 V No. of Drivers per Line No. of Receivers per Line OUTLINE DIMENSIONS Dimensions shown in inches and (mm). -Lead SOIC (R-) -Lead Pin Plastic DIP (N-). (.).9 (.). ±. (. ±.). (.). (.) PIN. (.7) BSC.9 (.9). (.).99 (7.).9 (7.). (.).9 (.) SEATING PLANE.9 (.).97 (.). (.).9 (.).9 (.7).9 (.) x. (.7).7 (.). (.9). (.) SEATING PLANE. (.). (.79).7(.7). (.).9 (.). (.7) NOTES. LEAD NO. IDENTIFIED BY DOT OR NOTCH.. PLASTIC LEADS WILL BE EITHER SOLDER DIPPED OR TIN LEAD PLATED IN ACCORDAE WITH MIL-M- REQUIREMENTS.. (.). (.) -. (.). (7.). (.).9 (.) PRINTED IN U.S.A. REV. B