AN862. OPTIMIZING Si534X JITTER PERFORMANCE IN NEXT GENERATION INTERNET INFRASTRUCTURE SYSTEMS. 1. Introduction



Similar documents
AN962: Implementing Master-Slave Timing Redundancy in Wireless and Packet- Based Network Applications

TS1005 Demo Board COMPONENT LIST. Ordering Information. SC70 Packaging Demo Board SOT23 Packaging Demo Board TS1005DB TS1005DB-SOT

AN803. LOCK AND SETTLING TIME CONSIDERATIONS FOR Si5324/27/ 69/74 ANY-FREQUENCY JITTER ATTENUATING CLOCK ICS. 1. Introduction

Figure 1. 8-Bit USB Debug Adapter

AN952: PCIe Jitter Estimation Using an Oscilloscope

AN111: Using 8-Bit MCUs in 5 Volt Systems

Figure 1. Proper Method of Holding the ToolStick. Figure 2. Improper Method of Holding the ToolStick

AN580 INFRARED GESTURE SENSING. 1. Introduction. 2. Hardware Considerations

AN486: High-Side Bootstrap Design Using ISODrivers in Power Delivery Systems

UG129: ZigBee USB Virtual Gateway Reference Design (RD ) User's Guide

UG103.8: Application Development Fundamentals: Tools

Making Prototyping Boards for the EFM32 kits

AN922: Using the Command Line Interface (CLI) for Frequency On-the-Fly with the Si5346/47

RoHs compliant, Pb-free Industrial temperature range: 40 to +85 C Footprint-compatible with ICS , 2.5, or 3.3 V operation 16-TSSOP

AN583: Safety Considerations and Layout Recommendations for Digital Isolators

UG103-13: Application Development Fundamentals: RAIL

CPU. PCIe. Link. PCIe. Refclk. PCIe Refclk. PCIe. PCIe Endpoint. PCIe. Refclk. Figure 1. PCIe Architecture Components

Current Digital to Analog Converter

Bootloader with AES Encryption

Figure 1. Classes of Jitter

AN614 A SIMPLE ALTERNATIVE TO ANALOG ISOLATION AMPLIFIERS. 1. Introduction. Input. Output. Input. Output Amp. Amp. Modulator or Driver

Backup Power Domain. AN Application Note. Introduction

AN437. Si4432 RF PERFORMANCE AND FCC COMPLIANCE TEST RESULTS. 1. Introduction. 2. Relevant Measurements to comply with FCC

Simplifying System Design Using the CS4350 PLL DAC

ETRX3USB ETRX3USB-LRS ETRX3USB+8M ETRX3USB-LRS+8M PRODUCT MANUAL

Any-Rate Precision Clocks

ZL40221 Precision 2:6 LVDS Fanout Buffer with Glitchfree Input Reference Switching and On-Chip Input Termination Data Sheet

USB Audio Simplified

Signal Types and Terminations

Selecting the Right MCU Can Squeeze Nanoamps out of Your Next Internet of Things Application

PC Base Adapter Daughter Card UART GPIO. Figure 1. ToolStick Development Platform Block Diagram

AN75. Si322X DUAL PROSLIC DEMO PBX AND GR 909 LOOP TESTING SOFTWARE GUIDE. 1. Introduction

LVDS Technology Solves Typical EMI Problems Associated with Cell Phone Cameras and Displays

Connect the EFM32 with a Smart Phone through the Audio Jack

Si52142 PCI-EXPRESS GEN 1, GEN 2, & GEN 3 TWO OUTPUT CLOCK GENERATOR WITH 25 MHZ REFERENCE CLOCK. Features. Applications.

Si52144 PCI-EXPRESS GEN 1, GEN 2, & GEN 3 QUAD OUTPUT CLOCK GENERATOR. Features. Applications. Description. Functional Block Diagram

Table 1. RF Pico Boards of the EZRadioPRO Development Kits. Qty Description Part Number

Output Filter Design for EMI Rejection of the AAT5101 Class D Audio Amplifier

Harmonics and Noise in Photovoltaic (PV) Inverter and the Mitigation Strategies

Cloud-Based Apps Drive the Need for Frequency-Flexible Clock Generators in Converged Data Center Networks

APPLICATION. si32library. Callback CMSIS HARDWARE. Figure 1. Firmware Layer Block Diagram

Reducing EMI and Improving Signal Integrity Using Spread Spectrum Clocking

UG103.8 APPLICATION DEVELOPMENT FUNDAMENTALS: TOOLS

Signal Integrity: Tips and Tricks

Analog to Digital Converter

Pericom PCI Express 1.0 & PCI Express 2.0 Advanced Clock Solutions

CS4525 Power Calculator

1 Software Overview ncp-uart ash-v3-test-app ash-v3-test-app Command Line Options Testing... 2

ZigBee-2.4-DK 2.4 GHZ ZIGBEE DEVELOPMENT KIT USER S GUIDE. 1. Kit Contents. Figure GHz ZigBee Development Kit

11. High-Speed Differential Interfaces in Cyclone II Devices

Agilent AN 1316 Optimizing Spectrum Analyzer Amplitude Accuracy

Digital Isolator Evolution Drives Optocoupler Replacement

UG103.14: Application Development Fundamentals: Bluetooth Smart Technology

Telegesis is a trademark of Silicon Laboratories Inc. Telegesis ZigBee Communications Gateway. Product Manual

Electromagnetic. Reducing EMI and Improving Signal Integrity Using Spread Spectrum Clocking EMI CONTROL. The authors describe the

Selecting the Optimum PCI Express Clock Source

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

SPREAD SPECTRUM CLOCK GENERATOR. Features

Clock Jitter Definitions and Measurement Methods

High-Speed Gigabit Data Transmission Across Various Cable Media at Various Lengths and Data Rate

Design Challenges for Adding Relative Humidity Sensors

AND8326/D. PCB Design Guidelines for Dual Power Supply Voltage Translators

HOW TO GET 23 BITS OF EFFECTIVE RESOLUTION FROM YOUR 24-BIT CONVERTER

USER GUIDE. ATWINC1500B Hardware Design Guidelines - IEEE b/g/n IoT Module. Atmel SmartConnect. Introduction

DRM compatible RF Tuner Unit DRT1

QSG108: Blue Gecko Bluetooth Smart Software Quick-Start Guide

AND9035/D. BELASIGNA 250 and 300 for Low-Bandwidth Applications APPLICATION NOTE

USB FM Radio-RD USB FM RADIO USER S GUIDE. 1. USB FM Radio Setup. One-time set-up enables configuration of presets and region specific FM band

CAN bus ESD protection diode

AN655 R ANGE TEST APPLICATION FOR EZRADIO AND EZRADIOPRO. 1. Introduction. 2. Supported Radio Types

Using Pre-Emphasis and Equalization with Stratix GX

AN335 USB DRIVER INSTALLATION UTILITY. 1. Description. 2. Installation Install Package

PESDxU1UT series. 1. Product profile. Ultra low capacitance ESD protection diode in SOT23 package. 1.1 General description. 1.

AN LPC1700 timer triggered memory to GPIO data transfer. Document information. LPC1700, GPIO, DMA, Timer0, Sleep Mode

AN-837 APPLICATION NOTE

Application Note. PCIEC-85 PCI Express Jumper. High Speed Designs in PCI Express Applications Generation GT/s

PAC52XX Clock Control Firmware Design

CP2110-EK CP2110 EVALUATION KIT USER S GUIDE. 1. Kit Contents. 2. Relevant Documentation. 3. Software Setup

Clocks Basics in 10 Minutes or Less. Edgar Pineda Field Applications Engineer Arrow Components Mexico

Accelerometer and Gyroscope Design Guidelines

AN588 ENERGY HARVESTING REFERENCE DESIGN USER S GUIDE. 1. Kit Contents. 2. Introduction. Figure 1. Energy Harvesting Sensor Node

APPLICATION NOTE. RF System Architecture Considerations ATAN0014. Description

AVR131: Using the AVR s High-speed PWM. Introduction. Features. AVR 8-bit Microcontrollers APPLICATION NOTE

Glitch Free Frequency Shifting Simplifies Timing Design in Consumer Applications

USB 3.0* Radio Frequency Interference Impact on 2.4 GHz Wireless Devices

PECL and LVDS Low Phase Noise VCXO (for MHz Fund Xtal) XIN XOUT N/C N/C CTRL VCON (0,0) OESEL (Pad #25) 1 (default)

How To Develop A Toolstick

4 OUTPUT PCIE GEN1/2 SYNTHESIZER IDT5V41186

AN3332 Application note

PL-277x Series SuperSpeed USB 3.0 SATA Bridge Controllers PCB Layout Guide

LatticeECP3 High-Speed I/O Interface

AN220 USB DRIVER CUSTOMIZATION

Hardware Configurations for the i.mx Family USB Modules

AN104 I NTEGRATING KEIL 8051 TOOLS INTO THE SILICON LABS IDE. 1. Introduction. 2. Key Points. 3. Create a Project in the Silicon Labs IDE

Intel architecture. Platform Basics. White Paper Todd Langley Systems Engineer/ Architect Intel Corporation. September 2010

AND8336. Design Examples of On Board Dual Supply Voltage Logic Translators. Prepared by: Jim Lepkowski ON Semiconductor.

MPC8245/MPC8241 Memory Clock Design Guidelines: Part 1

Low Phase Noise XO (for HF Fund. and 3 rd O.T.) XIN XOUT N/C N/C OE CTRL N/C (0,0) Pad #9 OUTSEL

Transcription:

OPTIMIZING Si534X JITTER PERFORMANCE IN NEXT GENERATION INTERNET INFRASTRUCTURE SYSTEMS 1. Introduction To realize 100 fs jitter performance of the Si534x jitter attenuators and clock generators in real-world applications, designers should consider a few simple guidelines to minimize crosstalk and optimize overall jitter performance. These guidelines apply to frequency synthesis of any high-speed clock generator. Whenever a number of high frequency, fast rise time, large-amplitude signals are close to one another, there will be some amount of crosstalk between them. The jitter of the Si534x family is so low that what used to be relatively minor crosstalk is now a non-trivial portion of the final measured output jitter. The source of some of the crosstalk will be due to the Si534x device and some will be introduced by the PCB. It is difficult to allocate the jitter portions between the two sources because the jitter can only be measured when the Si534x is mounted on a PCB. This application note provides simple guidelines to enable designers to optimize jitter performance. 2. Four Simple Rules for Optimal Jitter Performance 2.1. Select the Differential Output Options (LVDS, LVPECL, HCSL) Differential outputs produce balanced, complementary output signals designed to yield the best jitter performance. These differential signal formats also inherently produce minimal common mode noise (minimizing EMI), and they generally consume lower power than CMOS formats. 2.2. Order the Output Clocks Carefully One of the easiest ways to reduce crosstalk is to arrange the clock outputs so clocks that are more likely to experience crosstalk between one another are not physically located next to one another. For networking applications, jitter integration bandwidths typically come from the relevant communications standards that are important to the end system. Jitter outside of the integration bands is considered to not be an issue. The details of the integration band will differ from application to application and from standard to standard. The commonly used, default integration band of 12 khz to 20 MHz comes from SONET OC-48 and is used here in this example: If two adjacent clock outputs are closer to each other than 20 MHz, which is the extent of the jitter integration band, then there might be crosstalk issues. Consider the example of when a 155.52 MHz clock output is next to a 156.25 MHz clock output. Since 156.25 MHz 155.5222 MHz = 730 khz, the mixing differences between the two will be well within the 12 khz to 20 MHz jitter mask band. Therefore, the designer should avoid placing a 155.52 MHz clock next to an 156.25 MHz clock. Note that this integration bandwidth proximity placement guideline does not apply to clocks that are simple integer multiples of one another. For example, a 125 MHz clock can be located next to a 625 MHz clock because 125 MHz * 5 = 625 MHz. The simple integer relationship means that the edges of one clock will not be moving with respect to the edges of the other clock. 2.3. Separate Clocks with Unused Outputs Unused clock outputs can be used to physically separate clocks that would otherwise interfere with one another. For example, if there is an unused clock output, it can be placed between a 155.52 MHz and a 156.25 MHz clock to physically separate them. Table 1 shows the benefits of rearranging the used output clocks and strategically placing unused output clocks to improve jitter. In this example, a ten output Si5345 was programmed in two different ways: one ignores the recommendations for rearranging clock outputs and the other takes them into account. The jitter was integrated from 12 khz to 20 MHz and all of the outputs are LVDS at 2.5 V. Clearly, rearranging the outputs lowers the jitter and results in high performance at all outputs. See Appendix A to view the phase noise plots that generated the data. Rev. 1.0 7/14 Copyright 2014 by Silicon Laboratories AN862

Table 1. Impacts of Output Clock Ordering on Jitter Performance Sub-optimal Clock Ordering Optimal Clock Ordering Output Frequency (MHz) Jitter (fsec RMS) Frequency (MHz) Jitter (fsec RMS) 0 155.52 269 155.52 101 1 156.25 439 155.52 104 2 155.52 411 622.08 92 3 156.25 186 not used 4 200 123 156.25 121 5 100 165 156.25 119 6 622.08 92 625 102 7 625 103 not used 8 not used 200 122 9 not used 100 100 2.4. Avoid Using CMOS Output Formats in Jitter Critical Applications Because CMOS output buffers swing rail-to-rail and are not balanced (unlike such output formats as LVPECL, LVDS, CML, and HCSL), CMOS outputs create significant current surges at all of the clock edges and, therefore, are prime crosstalk aggressors. For this reason, CMOS outputs should be avoided whenever possible for jitter sensitive applications. When CMOS formats must be used, the CMOS clocks should be quarantined and kept away from critical clock outputs that are not the same frequency. Select the "complementary" output option (instead of the in-phase option) in ClockBuilder Pro to help balance the output current surges during transitions. If one of the output sides of the CMOS pair is unused but actively toggling, do not terminate the load. Consider using an external, low jitter, differential mode to CMOS buffer (see http://www.silabs.com/ products/clocksoscillators/clock-buffer/pages/fanout-buffers.aspx). Place the buffer away from the Si534x device on the PCB to avoid coupling. 2 Rev. 1.0

3. Spurs, Jitter Integration Band, and Harmonics Jitter performance degrades when nearby clock outputs couple into an output clock. As an example, consider that a 155.52 MHz clock output is located next to a 156.25 MHz clock output. The difference in frequency between the two is 156.25 MHz 155.52 MHz = 730 khz. As a result, there is a spur located at 730 MHz off of the 155.52 MHz carrier, corresponding to the first harmonic that is labeled 1st in Figure 1. As expected with a square wave produced by a CMOS output clock, the second harmonic is significantly smaller, which is located at 2 * 730 MHz = 1.46 MHz off of the carrier and is labeled 2nd. The third harmonic is larger than the second, but not as large as the first. It is located at 3 * 730 khz = 2.19 MHz and is labeled 3rd. Because all of these and the other harmonically related spurs are located within the 12 khz to 20 MHz jitter integration band, they all can contribute to degrading the jitter performance shown in Table 1 for differential output clocks. The magnitude of this degradation (which can be hundreds of femtoseconds when CMOS clocks couple to other CMOS clocks) is dependent on many factors, among them I/O voltage, signal format, and PCB layout. Figure 1. Spurs and Harmonics Example for CMOS to CMOS Outputs Rev. 1.0 3

4. Conclusion By following the basic guidelines in this application note, designers can achieve 100 fs class jitter performance with the Si534x jitter attenuators and clock generators. For clocks which must have jitter performance at this level, designers should: Select differential formats for all jitter sensitive clocks. Order the output clocks carefully (by frequency and integration bandwidth proximity). Separate coupling sensitive clocks by placing unused outputs between outputs. Choose CMOS format only for clocks where jitter performance is not critical. 4 Rev. 1.0

APPENDIX PHASE NOISE PLOTS The following phase noise plots apply to Table 1. The phase noise equipment used was the Agilent E5052B Signal Source Analyzer connected to a Silicon Labs Si5345-EVB (evaluation board) with a 48 MHz crystal as the XAXB reference. The differential signals had a Pulse Engineering CX2156 balun between the evaluation board and the E5052B. For the plots, all of the clock outputs were 2.5 V LVDS. Recommended, differential Figure 2. Recommended, LVDS, Output 0 Rev. 1.0 5

Figure 3. Recommended, LVDS, output 1 Figure 4. Recommended, LVDS, output 2 6 Rev. 1.0

Figure 5. Recommended LVDS, output 4 Figure 6. Recommended LVDS, output 5 Rev. 1.0 7

Figure 7. Recommended LVDS, output 6 Figure 8. Recommended LVDS, output 8 8 Rev. 1.0

Figure 9. Recommended LVDS, output 9 Rev. 1.0 9

ClockBuilder Pro One-click access to Timing tools, documentation, software, source code libraries & more. Available for Windows and ios (CBGo only). www.silabs.com/cbpro Timing Portfolio www.silabs.com/timing SW/HW www.silabs.com/cbpro Quality www.silabs.com/quality Support and Community community.silabs.com Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world s most energy friendly microcontrollers", Ember, EZLink, EZMac, EZRadio, EZRadioPRO, DSPLL, ISOmodem, Precision32, ProSLIC, SiPHY, USBXpress and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA http://www.silabs.com