Workshop on Post-silicon Debug: Technologies, Methodologies, and Best Practices
|
|
|
- Joseph Walton
- 9 years ago
- Views:
Transcription
1 Wisam Kadry IBM Research, Haifa 7 June 2012 Workshop on Post-silicon Debug: Technologies, Methodologies, and Best Practices
2 DAC 2012, Post-silicon Debug Workshop Thanks to Mr. Amir Nahir IBM Research Haifa, Israel Received his BSc in computer science from Technion, IIT in 2005, and is currently pursuing his PhD there. He has been a research staff member at the IBM Research Labs in Haifa since 2006, and has spent most of his time leading the development of Threadmill a post-silicon functional validation exerciser. Since the beginning of 2011, Amir manages the Post-Silicon Validation and Design Automation Group
3 Agenda Session I (09:00-10:30) Wisam Kadry - IBM Haifa Research Lab., Haifa, Israel Kevin Reick - IBM Corp., Austin, TX Subhasish Mitra - Stanford Univ., Stanford, CA David Erikson - Advanced Micro Devices, Fort Collins, CO Bradley Quinton - Tektronix, Inc., Vancouver, BC, Canada Break (10:30-11:00) Session II (11:00-12:30) Alan Hu - Univ. of British Columbia, Vancouver, BC, Canada Keshavan Tiruvallur - Intel Corp., Portland, OR Nagib Hakim - Intel Corp., Santa Clara, CA Valeria Bertacco - Univ. of Michigan, Ann Arbor, MI Sharad Kumar - Freescale Semiconductor, Inc., Noida, India Lunch (12:30-13:30) Panel (13:30-15:00) Moderator: Harry Foster - Mentor Graphics Corp., Plano, TX
4 More complex chips
5 Observe
6 Control
7 Localize
8 Recreate
9 Find root cause and fix
10 Session I (09:00-10:30) Kevin Reick - IBM Corp., Austin, TX Subhasish Mitra - Stanford Univ., Stanford, CA David Erikson - Advanced Micro Devices, Fort Collins, CO Bradley Quinton - Tektronix, Inc., Vancouver, BC, Canada
11 Mr. Kevin Reick IBM Corp., Austin, TX Joined IBM in Has a BS in Electrical Engineering from Rutgers University and MS in Computer Eng. from Syracuse University. Mr. Reick has held a variety of technical leadership positions that have continually positioned IBM s leadership in the server market. Mr. Reick is a recognized technical expert in IBM (with more than 30 patents) in the areas of Reliability, Availability, Serviceability (RAS) and Chip/System bringup
12 Prof. Subhasish Mitra Electrical Engineering and Computer Science Stanford Univ., Stanford, CA Directs the Robust Systems Group in the Depts. of Electrical Engineering. and Computer Science.His research interests include robust system design, VLSI design, CAD, validation and test, and emerging nanotechnologies. Prior to joining Stanford, Prof. Mitra was a principal engineer at Intel Corporation. He received Ph.D. in Electrical Engineering from Stanford University.
13 Mr. David S. Erikson Advanced Micro Devices, Fort Collins, CO Sr. MTS engineer in AMD's Silicon Validation Architecture team. David has fifteen years of experience in validation, debug, and system architecture at companies including AMD, Intel, and National. He also has experience in a startup company and in medical device development. David has held roles ranging from architect, debug and validation lead, validation manager, and system design manager. David is a graduate of Dartmouth College.
14 Dr. Brad Quinton Tektronix, Inc., Vancouver, BC, Canada Chief Architect for the Embedded Instrumentation Group at Tektronix. Over 15 years of experience in the semiconductor industry. His PhD from the University of British Columbia explored on-chip debug architectures and it is behind the technology developed by the Tektronix Embedded Instrumentation Group
15 Workshop on Post-silicon Debug: Technologies, Methodologies, and Best Practices
16 Session II (11:00-12:30) Alan Hu - Univ. of British Columbia, Vancouver, BC, Canada Keshavan Tiruvallur - Intel Corp., Portland, OR Nagib Hakim - Intel Corp., Santa Clara, CA Valeria Bertacco - Univ. of Michigan, Ann Arbor, MI Sharad Kumar - Freescale Semiconductor, Inc., Noida, India
17 Prof. Alan J. Hu Dept. of Computer Science Univ. of British Columbia, Vancouver, BC, Canada Received his BS and PhD degrees from Stanford University. For over 20 years his main research focus has been, automated, practical techniques for formal verification. He has served on the program committees and chaired major CAD and formal verification conferences. A member of the Technical Advisory Board of Jasper Design Automation.
18 DAC 2012, Post-silicon Debug Workshop Mr. Keshavan Tiruvallur Intel Corp., Portland, OR Keshavan is an Intel Fellow in the Intel Architecture Group, Platform Validation Engineering for Intel Corp. He is responsible for the technical oversight on the post-silicon validation debug process and methods. He joined Intel in 1983 immediately after graduating from college. He is currently leading enhanced platform debug capabilities within Intel as well for Intel's customers in this new era of increased integration.
19 Dr. Nagib Hakim Intel Corp., Santa Clara, CA Received his MS and Ph.D. degrees in Electrical Eng. from Columbia University. Joined Intel in Worked in CAD tool development for the analysis of manufacturing variations, circuit performance and reliability, and platform power / performance optimization. He is currently a Principal Engineer in the Platform Validation Engineering dep. He has more than 40 publications, and served on the Technical program Committee of major EDA conferences
20 Prof. Valeria Bertacco Electrical Engineering and Computer Science Univ. of Michigan, Ann Arbor, MI Received her M.S. and Ph.D. from Stanford University. Her research interests are in the area of design correctness, with emphasis on full design validation, digital system reliability and hardware security assurance. She is currently spending her sabbatical at the Addis Ababa Institute of Technology in Ethiopia
21 Mr. Sharad Kumar Freescale Semiconductor, Inc., Noida, India Manages the SoC post silicon validation and emulation teams for Freescale in Noida, India. Been with Freescale for close to 12 years. He has a Master in Electrical Engineering from Michigan State University. He is also responsible for defining the validation tools and methodology for Freescale's PowerPC based embedded communication SoCs.
22 Workshop on Post-silicon Debug: Technologies, Methodologies, and Best Practices
23 Panel (13:30-15:00) Moderator: Harry Foster - Mentor Graphics Corp., Plano, TX
24 Mr. Harry Foster Mentor Graphics Corp., Plano, TX Harry Foster is Mentor Graphics' Chief Scientist for verification. He is co-author of seven books on functional verification, and holds multiple patents in this area. Harry serves as chair of the IEEE 1850 Property Specification Language (PSL) working group, and was the original creator of the Accellera Open Verification Library (OVL) assertion library standard. Harry has over than twenty years of industry experience in design and verification. He is the recipient of the Accellera Technical Excellence award for his contribution to developing industry standards.
25 Workshop on Post-silicon Debug: Technologies, Methodologies, and Best Practices
Quantum is Sexy. Google - Millions of Search Hits
Quantum Computation A Glimpse Into the Future of Computing 6/16/2004 Richard Gordon [email protected] Agenda Introduction Richard Gordon Quantum 101> Dr. Collin Williams JPL Dr. Colin Williams
RESUME. Amir TOMER. July 24, 2004. Israeli ID #: 0-5183237-6 Born 22 May, 1953, Nahariya, Israel Married with two children.
RESUME July 24, 2004 Israeli ID #: 0-5183237-6 Born 22 May, 1953, Nahariya, Israel Married with two children. Amir TOMER Academic Degrees 1979 B.Sc. (cum laude) Computer Science, Technion Israel Institute
Keynote 1. Scale and Programmability in Google s Software Defined Data Center WAN. Amin M. Vahdat University of California San Diego
Keynote 1 Scale and Programmability in Google s Software Defined Data Center WAN Amin M. Vahdat University of California San Diego We present the design, implementation, and evaluation of B4, a private
Topic: The role of Enterprise Architecture in the design of the digital future: A Zachman Perspective
Workshop and Panel Proposal Topic: The role of Enterprise Architecture in the design of the digital future: A Zachman Perspective Presenters: John Zachman, James Lapalme, Aurona Gerber and Alta van der
SANJEEV KUMAR. Technology & Operations, Ross School of Business University of Michigan, Ann Arbor MI sankum@umich.
SANJEEV KUMAR Technology & Operations, Ross School of Business University of Michigan, Ann Arbor MI [email protected], 734-730-0557 EDUCATION University of Michigan, Stephen M. Ross School of Business 2009
The Emerging Trends in Electrical and Computer Engineering
18-200 Fall 2006 The Emerging Trends in Electrical and Computer Engineering Hosting instructor: Prof. Jimmy Zhu; Time: Thursdays 3:30-4:20pm; Location: DH 2210 Date Lecturer Lecture Contents L01 08/31
Dr. A. D. (Dee) Patton. President and Principal Electrical Engineer
Dr. A. D. (Dee) Patton President and Principal Electrical Engineer Associated Power Analysts, Inc. Principal Electrical Engineer, Forensic Electrical Engineering Education, Licenses and Professional Associations
First IEEE International High Speed Interconnects Symposium From Silicon to Systems
First IEEE International High Speed Interconnects Symposium From Silicon to Systems Sponsored by IEEE UTD Students Branch and IEEE CAS Dallas Chapter Semiconductor Research Corporation (SRC) Sponsor IEEE
Orientation to Computer Engineering
Orientation to Computer Engineering Dr. Bruce F. Cockburn Director of Computer Engineering ECERF Building, room W2-044 E-mail: [email protected] Tel: 492-3827 What is Computer Engineering? The application
Best Practices for Developing Geographic Information Models
Urban and Regional Information Systems Association 1460 Renaissance Dr., Suite 305 Park Ridge, IL 60068 (847) 824-6300 Best Practices for Developing URISA Certified Workshop August 2007 Dr. David K. Arctur,
http://iew3.technion.ac.il/
Faculty of Industrial Engineering & Management The Technion Israel Institute of Technology http://iew3.technion.ac.il/ Professor Boaz Golany, Dean History Spun out of Mech. Eng. in 1958 Unique combination
COMPUTER ENGINEERING DEGREE FOCUS AREAS GUIDE 2006-2007
COMPUTER ENGINEERING DEGREE FOCUS AREAS GUIDE 2006-2007 UNIVERSITY OF MINNESOTA, MINNEAPOLIS 13 August 2006 COMPUTER ENGINEERING DEGREE FOCUS AREAS GUIDE TABLE OF CONTENTS Revised 13 August 2006 SECTION
Post-Graduation Survey Results 2013 College of Engineering ELECTRICAL & COMPUTER ENGINEERING Bachelor of Science
ELECTRICAL & COMPUTER ENGINEERING Bachelor of Science Amazon Software Developer Irvine CA Analog Devices Product Application Engineer Wilmington MA Apple Hardware Engineer Cupertino CA Caterpillar Electrical
CHERYL R. RICHARDSON [email protected] Newark, Delaware
CHERYL R. RICHARDSON [email protected] Newark, Delaware EDUCATION PhD EDUCATION, STANFORD UNIVERSITY, 2001 MA HISTORY, STANFORD UNIVERSITY 1994 MA EDUCATION, STANFORD UNIVERSITY 1993 BA HISTORY, UNIVERSITY
Sunil A. Bhave Ph.D. (UC Berkeley, 2004)
Academic Roots The chain of doctoral thesis advisors over the past century: Sunil A. Bhave, Ph.D., UC Berkeley 2004 Roger T. Howe, Ph.D., UC Berkeley 1984 Richard S. Muller, Ph.D., Caltech 1962 R. David
CURRICULUM VITAE EDUCATIONAL BACKGROUND:
CURRICULUM VITAE JAMES J. LYNN [email protected] EDUCATIONAL BACKGROUND: In progress Ph.D. in Curriculum and Instruction, University of Illinois at Chicago 2004 M.A. in Educational Leadership, Northeastern
OpenSPARC Program. David Weaver Principal Engineer, UltraSPARC Architecture Principal OpenSPARC Evangelist Sun Microsystems, Inc. www.opensparc.
OpenSPARC Program David Weaver Principal Engineer, UltraSPARC Architecture Principal OpenSPARC Evangelist Sun Microsystems, Inc. 1 Agenda What is OpenSPARC? OpenSPARC University Program OpenSPARC Resources
The Value of E-Resources in the Cloud Era
EBSCO User Conference The Value of E-Resources in the Cloud Era E-resource in the Cloud is revolutionizing the information industry. It is changing how we access, view and store information. As partners
545 Student Services Building #1900 Phone: 510.642.4731
Pnina Feldman Haas School of Business faculty.haas.berkeley.edu/feldman University of California, Berkeley [email protected] 545 Student Services Building #1900 Phone: 510.642.4731 Berkeley, CA
Moving Higher Data Rate Serial Links into Production Issues & Solutions. Session 8-FR1
Moving Higher Data Rate Serial Links into Production Issues & Solutions Session 8-FR1 About the Authors Donald Telian is an independent Signal Integrity Consultant. Building on over 25 years of SI experience
Michael Allen. Vice President 1 st Light Energy
Michael Allen Vice President 1 st Light Energy Michael Allen began his career in Solar energy in 2004 while studying the European Renewable Energy Markets. Upon returning to the US he moved directly into
Best Poster Award: International Congress on Child and Adolescent Psychiatry 2012
EDUCATION Ph.D. Computer Engineering University of Southern California 1999 MS Computer Engineering University of Southern California 1994 B.S. Electrical Engineering Tehran University 1988 AWARDS & FELLOWSHIPS
VON BRAUN LABS. Issue #1 WE PROVIDE COMPLETE SOLUTIONS ULTRA LOW POWER STATE MACHINE SOLUTIONS VON BRAUN LABS. State Machine Technology
VON BRAUN LABS WE PROVIDE COMPLETE SOLUTIONS WWW.VONBRAUNLABS.COM Issue #1 VON BRAUN LABS WE PROVIDE COMPLETE SOLUTIONS ULTRA LOW POWER STATE MACHINE SOLUTIONS State Machine Technology IoT Solutions Learn
James E. Anderson Technical Expert, Fuel Science
Dr. Valerie Reed Valerie Reed is currently the Deputy Director Bioenergy Technologies Office within the Office of Energy Efficiency and Renewable Energy at the Department of Energy. She held the position
Richard Joseph Waddington Curriculum Vitae
Richard Joseph Waddington Curriculum Vitae 1015 Flanner Hall (574) 631-3166 Notre Dame, IN 46556 [email protected] EDUCATION Ph.D. Educational Studies, 2012 University of Michigan, Ann Arbor, MI Quantitative
Virtual Spaces and Places for Work and Learning. Tekes, Helsinki 19 th January 2009
Virtual Spaces and Places for Work and Learning Tekes, Helsinki 19 th January 2009 PROGRAM 10:00 12:00 Pre seminar training: Basic overview of virtual worlds Charles Woodward (VTT), Eilif Trondsen (VWW),
Paolo Dario. Brief Curriculum Vitae
Paolo Dario Brief Curriculum Vitae Paolo Dario is Full Professor of Biomedical Robotics and Director of The BioRobotics Institute of the Scuola Superiore Sant'Anna (SSSA), Pisa, Italy. He is the Coordinator
District Northern California Master Brewers Association of America
District Northern California Master Brewers Association of America Annual Spring Technical Session Friday, June 7, 2013 Sierra Nevada Brewing Company Time: Speaker: Company: Topic: 8:00-9:00 am 9:00-9:45
Marvell DragonFly Virtual Storage Accelerator Performance Benchmarks
PERFORMANCE BENCHMARKS PAPER Marvell DragonFly Virtual Storage Accelerator Performance Benchmarks Arvind Pruthi Senior Staff Manager Marvell April 2011 www.marvell.com Overview In today s virtualized data
2B1459 System-on-Chip Applications (5CU/7.5ECTS) Course Number for Graduate Students (2B5476, 4CU)
2B1459 System-on-Chip Applications (5CU/7.5ECTS) Course Number for Graduate Students (2B5476, 4CU) Course Coordinator: Dr. Li-Rong Zheng Laboratory of Electronics and Computer Systems Royal Institute of
Computer Engineering: MS Program Overview, Fall 2013
Computer Engineering: MS Program Overview, Fall 2013 Prof. Steven Nowick ([email protected]) Chair, (on sabbatical) Prof. Charles Zukowski ([email protected]) Acting Chair, Overview of Program The
Joint Session with CLEReg Law Practice Management
Joint Session with CLEReg Law Practice Management By: Alan Treleaven Law Society of British Columbia Vancouver, British Columbia, Canada Shelly Sutton Kansas CLE Commission Topeka, Kansas Peter Vogel Gardere
Why Graduate School? By Majid Ahmadi. Associate Dean of Research and Graduate Studies
Why Graduate School? By Majid Ahmadi Associate Dean of Research and Graduate Studies Outline of this Presentation 1. Financial benefit 2. Progress through rank 3. Master Program in Canada, UK and USA 4.
2016-2017 SEAD FICPI PATENT DRAFTING TRAINING COURSE KUALA LUMPUR, MALAYSIA COURSE DATES SEGMENT 1: 17-21 OCTOBER 2016 SEGMENT 3: 27-31 MARCH 2017
COURSE DATES SEGMENT 1: 17-21 OCTOBER 2016 SEGMENT 3: 27-31 MARCH 2017 APPLICATION CLOSING DATE: 9 SEPTEMBER 2016 www.ficpi.org 2016-2017 SEAD FICPI PATENT DRAFTING TRAINING COURSE KUALA LUMPUR, MALAYSIA
Cyber Security Operations Associate
ST Electronics (Info-Security) Pte Ltd ST Electronics (Info-Security) Page 1 Cyber Security Operations Essentials: Live cyber security training to build Detection, Response & Recovery capability In today
British Columbia Hydro and Power Authority ( BC Hydro ) 2007 Rate Design Application Project No. 3698455 Direct Testimony of the Terasen Utilities
C7-8 Tom A. Loski Director, Regulatory Affairs 16705 Fraser Highway Surrey, B.C. V4N 0E8 Tel: (604) 592-7464 Cell: (604) 250-2722 Fax: (604) 576-7074 Email: [email protected] www.terasengas.com
Appendix D. Petersens Guide Listings for PhD in Public Policy
Appendix D Petersens Guide Listings for PhD in Public Policy Brandeis University Waltham, MA Program in Social Justice and Social Policy Claremont Graduate University Claremont, CA Department of Economics
Realization of Your Dream: Higher Study, Partnership, Collaboration Opportunities
Realization of Your Dream: Higher Study, Partnership, Collaboration Opportunities Dr. Ashutosh Dutta, Ph.D. Lead Scientist, AT&T New Jersey, USA Email: [email protected] Realization of Your Dream
Curriculum for a Master s Degree in ECE with focus on Mixed Signal SOC Design
Curriculum for a Master s Degree in ECE with focus on Mixed Signal SOC Design Department of Electrical and Computer Engineering Overview The VLSI Design program is part of two tracks in the department:
Studies in the Political Economy of Local Government, Ohio State University, 2008. committee: Don Haurin, Massimo Morelli, Trevor Brown, Gene Mumy.
Matthew J. Holian CURRICULUM VITAE (January 26, 2012) Department of Economics San Jose State University 1 Washington Square Hall San Jose, CA 95192-0114 Phone: 408 924 1371 Fax: 408 924 5406 E-mail: [email protected]
~ Greetings from WSU CAPPLab ~
~ Greetings from WSU CAPPLab ~ Multicore with SMT/GPGPU provides the ultimate performance; at WSU CAPPLab, we can help! Dr. Abu Asaduzzaman, Assistant Professor and Director Wichita State University (WSU)
Design Cycle for Microprocessors
Cycle for Microprocessors Raúl Martínez Intel Barcelona Research Center Cursos de Verano 2010 UCLM Intel Corporation, 2010 Agenda Introduction plan Architecture Microarchitecture Logic Silicon ramp Types
System / Verification: Performance & Debug Track Abstracts
System / Verification: Performance & Debug Track Abstracts VER2.201 Reducing Snapshot Creation Turnaround for UVM- SV Based TB Using MSIE Approach STMicroelectronics Abhishek Jain - STMicroelectronics
William Herrera, M.Ed.
Click to edit Master text styles William Herrera, M.Ed. Dean s Office Henry Samueli School of Engineering & Applied Science William Herrera, Director of Engineering Science Corps Outreach Programs UCLA
Abbreviated Curriculum Vitae. Ahlam Lee, PhD
Abbreviated Curriculum Vitae Ahlam Lee, PhD Academic Degrees Post-Doctoral Training University of Pennsylvania, Philadelphia, PA 2012 Major: Teaching, Learning, and Leadership Ph.D. University of Wisconsin,
Customer Experience. Silicon. Support & Professional Eng. Services. Freescale Provided SW & Solutions
September 2013 Silicon Support & Professional Eng. Services Customer Experience Freescale Provided SW & Solutions Provide Valued Software, Support & Professional Engineering Services, Competitively 2 Customer
CURRICULUM VITAE Herbert L. Dershem
CURRICULUM VITAE Visiting Professor of Computer Science United States Air Force Academy USAF Academy, CO 80840 Phone: (719) 472-3590 Education: B.S. University of Dayton, 1965 M.S. (Computer Science) Purdue
Workshop Program 23 October 2015
IEEE VIRTUAL WORKSHOP ON EARLY CAREER FACULTY DEVELOPMENT Student Assessment Workshop Program 23 October 2015 Time: 1100 1300 hours (all times in Eastern Time Zone) AGENDA 1100 1105 Opening Address Dr.
Session II: Systems, Software, and Applications Research for the Semiconductor Industry
2009 GRC ETAB Summer Study La Quinta Golf Resort, CA June 29-30, 2009 Session II: Systems, Software, and Applications Research for the Semiconductor Industry Working Committee David Seeger, SRC Betsy Weitzman,
Computer & Software Engineers. A guide for newcomers to British Columbia
Contents 1. Working as a Computer or Software Engineer... 2 2. Skills, Education and Experience... 7 3. Finding a Job... 9 4. Applying for a Job... 13 5. Getting Help from Industry Sources... 14 1. Working
CORPORATE OVERVIEW WWW.MELLANOX.COM INVESTMENT HIGHLIGHTS: KEY MARKETS: ANNUAL REVENUE ACQUISITIONS NOTABLE AWARDS & ACCOLADES
Mellanox Technologies (NASDAQ: MLNX) is a leading supplier of end-to-end InfiniBand and Ethernet interconnect solutions and services for servers and storage. Mellanox products optimize data center performance
Table 1 Mixed-Signal Test course major topics. Mixed-signal Test and Measurement Concepts ENCT 351 What are Mixed-signal circuits
Mixed-Signal Test Emphasis in Engineering Technology Rainer J. Fink, Jay Porter, Yong-Kyu Jung, B. Ben Zoghi Department of Engineering Technology and Industrial Distribution Texas A&M University College
Sustainability and Energy Efficiency in Data Centers Design and Operation
Sustainability and Energy Efficiency in Data Centers Design and Operation Krishna Kant Intel and GMU [email protected] David Du University of Minnesota [email protected] Abstract The tutorial will provide
Curriculum Vitae J. Robert Collins
Phone: Office: 903-468-8188 Email: [email protected] Biographical Summary Bob Collins currently serves as Senior Lecturer and Executive in Residence, Management Department, College of Business and
Accellera Systems Initiative completes SystemC AMS 2.0 standard for mixed-signal design of electronic systems
INDUSTRY QUOTE SHEET March 19, 2013 Accellera Systems Initiative completes SystemC AMS 2.0 standard for mixed-signal design of electronic systems ASTC With increasing systems integration, most embedded
Mr. Andreas (Andy) Wilfong
Mr. Andreas (Andy) Wilfong is the Owner and President of Infinity Systems Engineering. Andy has extensive experience with business start-up operations and subsequent business sustainability. In the executive
Designing an efficient Programmable Logic Controller using Programmable System On Chip
Designing an efficient Programmable Logic Controller using Programmable System On Chip By Raja Narayanasamy, Product Apps Manager Sr, Cypress Semiconductor Corp. A Programmable Logic Controller (PLC) is
The Fight for the Last Mile
Northwestern University The Fight for the Last Mile Tuesday, October 29, 2013 2:00-4:45pm James L. Allen Center - Tribune Foundation Auditorium Northwestern University 2169 Campus Drive, Evanston, IL About
Post Graduation Survey Results 2015 College of Engineering Information Networking Institute INFORMATION NETWORKING Master of Science
INFORMATION NETWORKING Amazon (4) Software Development Engineer (3) Seattle WA Software Development Engineer Sunnyvale CA Apple GPU Engineer Cupertino CA Bloomberg Software Engineer New York NY Clari Software
Asynchronous IC Interconnect Network Design and Implementation Using a Standard ASIC Flow
Asynchronous IC Interconnect Network Design and Implementation Using a Standard ASIC Flow Bradley R. Quinton Dept. of Electrical and Computer Engineering University of British Columbia [email protected]
Computer Science Program - LSA
Computer Science Program - LSA Fall 2012 Summer 2015 Guide This guide applies to students who enter the College of LSA during or after Fall 2012. Thank you for your interest in the UM Computer Science
Teaching the Importance of Data Correlation in Engineering Technology
Session 3549 Teaching the Importance of Data Correlation in Engineering Technology Michael R. Warren, Dana M. Burnett, Jay R. Porter, and Rainer J. Fink Texas A&M University Abstract To meet the needs
2008 2010 NSERC Alexander Graham Bell Canada Graduate Scholarship, Funding from the Canadian federal government to support graduate studies.
Nikolai Matni, MC 305-16 (626) 787-5914 [email protected] http://www.cds.caltech.edu/ nmatni Education 2010 2015 Ph.D. in Control and Dynamical Systems,, Pasadena, CA. Thesis: Distributed Optimal Control
MBA, Stanford University, Graduate School of Business, Palo Alto, California, 1991 Concentrations: Finance, Organizational Behavior
DONNA L. PAUL Associate Professor of Finance Carson College of Business Washington State University 2710 Crimson Way Richland, WA 99354-1671 509-372-7233 [email protected] Education Ph.D. in Finance,
ASHISH AGARWAL. MASSACHUSETTS INSTITUTE OF TECHNOLOGY Master of Science in Materials Science and Engineering 05/98
ASHISH AGARWAL McCombs School of Business [email protected] University of Texas at Austin CBA 5.234, 1 University Station Phone: 512-471-5814 Austin, TX 78712 EDUCATION CARNEGIE MELLON
AC 2010-969: DEVELOPING AN INDUSTRY-DRIVEN GRADUATE CERTIFICATE IN TEST ENGINEERING FOR ELECTRICAL ENGINEERING TECHNOLOGISTS
AC 2010-969: DEVELOPING AN INDUSTRY-DRIVEN GRADUATE CERTIFICATE IN TEST ENGINEERING FOR ELECTRICAL ENGINEERING TECHNOLOGISTS Nasser Alaraje, Michigan Technological University Dr. Alaraje s research interests
The Role of the Quality Group in Software Development
The Role of the Quality Group in Software Development Douglas Hoffman Software Quality Methods, LLC. 124646 Heather Heights Place Saratoga, CA 95070 (408) 741-4830 Abstract This paper describes the role
EEM870 Embedded System and Experiment Lecture 1: SoC Design Overview
EEM870 Embedded System and Experiment Lecture 1: SoC Design Overview Wen-Yen Lin, Ph.D. Department of Electrical Engineering Chang Gung University Email: [email protected] Feb. 2013 Course Overview
CURRICULUM VITA (January 15, 2010)
Francine Sanders Romero Francine.Romerona,utsa. edu CURRICULUM VITA (January 15, 2010) Home: 7518 Peppervine Lane San Antonio, TX 78249 (210) 877-1216 University: Department of Public Administration University
An Analysis of the Effect of IEEE Publications on the Apple Computer Inc. Patent Portfolio
An Analysis of the Effect of IEEE Publications on the Computer Inc. Patent Portfolio Prepared by IEEE for Computer Inc. Based on a study conducted by CHI Research, Inc. An Analysis of the Effect of IEEE
PICMET. Symposium on Technology Management. sponsored by TUBITAK. TUSSIDE Gebze, Turkey. July 3-7, 2006
PICMET Symposium on Technology Management sponsored by TUBITAK at TUSSIDE Gebze, Turkey July 3-7, 2006 Seminar-1: Dr. Dundar Kocaoglu; Managing Innovation in the Technology Era. 3 Seminar-2: Dr. Frederick
Coursework for MS leading to PhD in Electrical Engineering. 1 Courses for Digital Systems and Signal Processing
work for MS leading to PhD in Electrical Engineering 1 s for Digital Systems and Signal Processing EE 801 Analysis of Stochastic Systems EE 802 Advanced Digital Signal Processing EE 80 Advanced Digital
David G. Belanger, PhD, Senior Research Fellow, Stevens Institute of Technology, New Jersey, USA Topic: Big Data - The Next Phase Abstract
David G. Belanger, PhD, Senior Research Fellow, Stevens Institute of Technology, New Jersey, USA Dr. David Belanger is currently a Senior Research Fellow at Stevens Institute of Technology. In this role
Barbara Stroud VITA 1
Barbara Stroud VITA 1 Barbara Stroud, Ph.D. National ZERO TO THREE Graduate Fellow California Endorsement IFECMH Reflective Facilitator Cell: (818) 331-4481 License #PSY14201 Email: [email protected]
