LM555 LM555C Timer. Applications Y. Features Y. Schematic Diagram. February 1995

Similar documents
Features. Applications

LM566C Voltage Controlled Oscillator

How to Read a Datasheet

LM108 LM208 LM308 Operational Amplifiers

LM1596 LM1496 Balanced Modulator-Demodulator

CD4093BM CD4093BC Quad 2-Input NAND Schmitt Trigger

LM381 LM381A Low Noise Dual Preamplifier

5495A DM Bit Parallel Access Shift Registers

54157 DM54157 DM74157 Quad 2-Line to 1-Line Data Selectors Multiplexers

LM79XX Series 3-Terminal Negative Regulators

MM54C150 MM74C Line to 1-Line Multiplexer

LM101A LM201A LM301A Operational Amplifiers

LM380 Audio Power Amplifier

CD4027BM CD4027BC Dual J-K Master Slave Flip-Flop with Set and Reset

54191 DM54191 DM74191 Synchronous Up Down 4-Bit Binary Counter with Mode Control

LM138 LM338 5-Amp Adjustable Regulators

DM54LS260 DM74LS260 Dual 5-Input NOR Gate

CD4008BM CD4008BC 4-Bit Full Adder

DM54161 DM74161 DM74163 Synchronous 4-Bit Counters

5485 DM5485 DM Bit Magnitude Comparators

54LS193 DM54LS193 DM74LS193 Synchronous 4-Bit Up Down Binary Counters with Dual Clock

LM556 LM556 Dual Timer

LM117 LM317A LM317 3-Terminal Adjustable Regulator

LH0091 True RMS to DC Converter

Quad 2-Line to 1-Line Data Selectors Multiplexers

54LS169 DM54LS169A DM74LS169A Synchronous 4-Bit Up Down Binary Counter

CD4511BM CD4511BC BCD-to-7 Segment Latch Decoder Driver

LF412 Low Offset Low Drift Dual JFET Input Operational Amplifier

LM709 LM709 Operational Amplifier

LM118/LM218/LM318 Operational Amplifiers

DM74184 DM74185A BCD-to-Binary and Binary-to-BCD Converters

LM741 Operational Amplifier

TL082 Wide Bandwidth Dual JFET Input Operational Amplifier

LM386 Low Voltage Audio Power Amplifier

NE555 SA555 - SE555. General-purpose single bipolar timers. Features. Description

NE555 SA555 - SE555. General-purpose single bipolar timers. Features. Description

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

LM2941 LM2941C 1A Low Dropout Adjustable Regulator

LM139/LM239/LM339/LM2901/LM3302 Low Power Low Offset Voltage Quad Comparators

Features. Note Switches shown in digital high state

LM78XX Series Voltage Regulators

LM555/NE555/SA555. Single Timer. Description. Features. Applications. Internal Block Diagram. Vcc GND. Trigger. Discharge. Output F/F.

DM74157 Quad 2-Line to 1-Line Data Selectors/Multiplexers

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

LM1851 LM1851 Ground Fault Interrupter

LM2941/LM2941C 1A Low Dropout Adjustable Regulator

LM380 Audio Power Amplifier

LM388 LM W Audio Power Amplifier

54LS174,54LS175,DM54LS174,DM54LS175, DM74LS174,DM74LS175

MM74HC4538 Dual Retriggerable Monostable Multivibrator

DM74121 One-Shot with Clear and Complementary Outputs

NM93CS06 CS46 CS56 CS Bit Serial EEPROM with Data Protect and Sequential Read


LM2704 Micropower Step-up DC/DC Converter with 550mA Peak Current Limit

LM1036 Dual DC Operated Tone/Volume/Balance Circuit

LM1084 5A Low Dropout Positive Regulators

DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs

Introduction to Power Supplies

DM74LS373/DM74LS374 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

Phase-Locked Loop Based Clock Generators

CD4013BC Dual D-Type Flip-Flop

MM74HC174 Hex D-Type Flip-Flops with Clear

IC Temperature Sensor Provides Thermocouple Cold-Junction Compensation

MM74HC273 Octal D-Type Flip-Flops with Clear

Programmable Single-/Dual-/Triple- Tone Gong SAE 800

DS8907 DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer

AP331A XX G - 7. Lead Free G : Green. Packaging (Note 2)

TL081 TL081 Wide Bandwidth JFET Input Operational Amplifier

CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

Op Amp Circuit Collection

DM74LS112A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

MM74HC14 Hex Inverting Schmitt Trigger

LF442 Dual Low Power JFET Input Operational Amplifier

LM3940 1A Low Dropout Regulator for 5V to 3.3V Conversion

LM35 Precision Centigrade Temperature Sensors

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

MM74C74 Dual D-Type Flip-Flop

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

DM74LS00 Quad 2-Input NAND Gate

AAT3520/2/4 MicroPower Microprocessor Reset Circuit

LM56 Dual Output Low Power Thermostat

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

DM74LS47 BCD to 7-Segment Decoder/Driver with Open-Collector Outputs

74F74 Dual D-Type Positive Edge-Triggered Flip-Flop

DM74LS169A Synchronous 4-Bit Up/Down Binary Counter

MC33064DM 5 UNDERVOLTAGE SENSING CIRCUIT

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

DM74LS05 Hex Inverters with Open-Collector Outputs

1. Learn about the 555 timer integrated circuit and applications 2. Apply the 555 timer to build an infrared (IR) transmitter and receiver

DM74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

Advanced Monolithic Systems

CAT4101TV. 1 A Constant-Current LED Driver with PWM Dimming

LM337. Three-terminal adjustable negative voltage regulators. Features. Description

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

Features. Instruction. Decoder Control Logic, And Clock Generators. Address Compare amd Write Enable. Protect Register V PP.

Transcription:

LM555 LM555C Timer General Description The LM555 is a highly stable device for generating accurate time delays or oscillation Additional terminals are provided for triggering or resetting if desired In the time delay mode of operation the time is precisely controlled by one external resistor and capacitor For astable operation as an oscillator the free running frequency and duty cycle are accurately controlled with two external resistors and one capacitor The circuit may be triggered and reset on falling waveforms and the output circuit can source or sink up to 200 ma or drive TTL circuits Features Direct replacement for SE555 NE555 Timing from microseconds through hours Operates in both astable and monostable modes February 1995 Adjustable duty cycle Output can source or sink 200 ma Output and supply TTL compatible Temperature stability better than 0 005% per C Normally on and normally off output Applications Precision timing Pulse generation Sequential timing Time delay generation Pulse width modulation Pulse position modulation Linear ramp generator LM555 LM555C Timer Schematic Diagram TL H 7851 1 C1995 National Semiconductor Corporation TL H 7851 RRD-B30M115 Printed in U S A

Absolute Maximum Ratings If Military Aerospace specified devices are required please contact the National Semiconductor Sales Office Distributors for availability and specifications Supply Voltage a18v Power Dissipation (Note 1) LM555H LM555CH 760 mw LM555 LM555CN 1180 mw Operating Temperature Ranges LM555C 0 Ctoa70 C LM555 b55 Ctoa125 C Storage Temperature Range b65 Ctoa150 C Soldering Information Dual-In-Line Package Soldering (10 Seconds) 260 C Small Outline Package Vapor Phase (60 Seconds) 215 C Infrared (15 Seconds) 220 C See AN-450 Surface Mounting Methods and Their Effect on Product Reliability for other methods of soldering surface mount devices Electrical Characteristics (T A e 25 C V CC ea5v to a15v unless othewise specified) Limits Parameter Conditions LM555 LM555C Units Min Typ Max Min Typ Max Supply Voltage 4 5 18 4 5 16 V Supply Current V CC e 5V R L e % 3 5 3 6 ma V CC e 15V R L e % 10 12 10 15 ma (Low State) (Note 2) Timing Error Monostable Initial Accuracy 0 5 1 % Drift with Temperature R A e 1k to 100 kx 30 50 ppm C C e 0 1 mf (Note 3) Accuracy over Temperature 1 5 1 5 % Drift with Supply 0 05 0 1 % V Timing Error Astable Initial Accuracy 1 5 2 25 % Drift with Temperature R A R B e1k to 100 kx 90 150 ppm C C e 0 1 mf (Note 3) Accuracy over Temperature 2 5 3 0 % Drift with Supply 0 15 0 30 % V Threshold Voltage 0 667 0 667 x V CC Trigger Voltage V CC e 15V 4 8 5 5 2 5 V V CC e 5V 1 45 1 67 1 9 1 67 V Trigger Current 0 01 0 5 0 5 0 9 ma Reset Voltage 0 4 0 5 1 0 4 0 5 1 V Reset Current 0 1 0 4 0 1 0 4 ma Threshold Current (Note 4) 0 1 0 25 0 1 0 25 ma Control Voltage Level V CC e 15V 9 6 10 10 4 9 10 11 V V CC e 5V 2 9 3 33 3 8 2 6 3 33 4 V Pin 7 Leakage Output High 1 100 1 100 na Pin 7 Sat (Note 5) Output Low V CC e 15V I 7 e 15 ma 150 180 mv Output Low V CC e 4 5V I 7 e 4 5 ma 70 100 80 200 mv 2

Electrical Characteristics T A e 25 C V CC ea5v to a15v (unless othewise specified) (Continued) Limits Parameter Conditions LM555 LM555C Units Min Typ Max Min Typ Max Output Voltage Drop (Low) V CC e 15V I SINK e 10 ma 0 1 0 15 0 1 0 25 V I SINK e 50 ma 0 4 0 5 0 4 0 75 V I SINK e 100 ma 2 2 2 2 2 5 V I SINK e 200 ma 2 5 2 5 V V CC e 5V I SINK e 8 ma 0 1 0 25 V I SINK e 5 ma 0 25 0 35 V Output Voltage Drop (High) I SOURCE e 200 ma V CC e 15V 12 5 12 5 V I SOURCE e 100 ma V CC e 15V 13 13 3 12 75 13 3 V V CC e 5V 3 3 3 2 75 3 3 V Rise Time of Output 100 100 ns Fall Time of Output 100 100 ns Note 1 For operating at elevated temperatures the device must be derated above 25 C based on a a150 C maximum junction temperature and a thermal resistance of 164 c w (T0-5) 106 c w (DIP) and 170 c w (S0-8) junction to ambient Note 2 Supply current when output high typically 1 ma less at V CC e 5V Note 3 Tested at V CC e 5V and V CC e 15V Note 4 This will determine the maximum value of R A a R B for 15V operation The maximum total (R A a R B )is20mx Note 5 No protection against excessive pin 7 current is necessary providing the package dissipation rating will not be exceeded Note 6 Refer to RETS555X drawing of military LM555H and LM555J versions for specifications Connection Diagrams Metal Can Package Dual-In-Line and Small Outline Packages TL H 7851 2 Top View Order Number LM555H or LM555CH See NS Package Number H08C TL H 7851 3 Top View Order Number LM555J LM555CJ LM555CM or LM555CN See NS Package Number J08A M08A or N08E 3

Typical Performance Characteristics Minimuim Pulse Width Required for Triggering Supply Current vs Supply Voltage High Output Voltage vs Output Source Current Low Output Voltage vs Output Sink Current Low Output Voltage vs Output Sink Current Low Output Voltage vs Output Sink Current Output Propagation Delay vs Voltage Level of Trigger Pulse Output Propagation Delay vs Voltage Level of Trigger Pulse Discharge Transistor (Pin 7) Voltage vs Sink Current Discharge Transistor (Pin 7) Voltage vs Sink Current 4 TL H 7851 4

Applications Information MONOSTABLE OPERATION In this mode of operation the timer functions as a one-shot (Figure 1 ) The external capacitor is initially held discharged by a transistor inside the timer Upon application of a negative trigger pulse of less than 1 3 V CC to pin 2 the flip-flop is set which both releases the short circuit across the capacitor and drives the output high When the reset function is not in use it is recommended that it be connected to V CC to avoid any possibility of false triggering Figure 3 is a nomograph for easy determination of R C values for various time delays NOTE In monostable operation the trigger should be driven high before the end of timing cycle TL H 7851 5 FIGURE 1 Monostable The voltage across the capacitor then increases exponentially for a period of t e 1 1 R A C at the end of which time the voltage equals 2 3 V CC The comparator then resets the flip-flop which in turn discharges the capacitor and drives the output to its low state Figure 2 shows the waveforms generated in this mode of operation Since the charge and the threshold level of the comparator are both directly proportional to supply voltage the timing internal is independent of supply TL H 7851 7 FIGURE 3 Time Delay ASTABLE OPERATION If the circuit is connected as shown in Figure 4 (pins 2 and 6 connected) it will trigger itself and free run as a multivibrator The external capacitor charges through R A a R B and discharges through R B Thus the duty cycle may be precisely set by the ratio of these two resistors TL H 7851 6 V CC e 5V Top Trace Input 5V Div TIME e 0 1 ms DIV Middle Trace Output 5V Div R A e 9 1 kx Bottom Trace Capacitor Voltage 2V Div C e 0 01 mf FIGURE 2 Monostable Waveforms During the timing cycle when the output is high the further application of a trigger pulse will not effect the circuit so long as the trigger input is returned high at least 10 ms before the end of the timing interval However the circuit can be reset during this time by the application of a negative pulse to the reset terminal (pin 4) The output will then remain in the low state until a trigger pulse is again applied TL H 7851 8 FIGURE 4 Astable In this mode of operation the capacitor charges and discharges between 1 3 V CC and 2 3 V CC As in the triggered mode the charge and discharge times and therefore the frequency are independent of the supply voltage 5

Applications Information (Continued) Figure 5 shows the waveforms generated in this mode of operation TL H 7851 9 V CC e 5V Top Trace Output 5V Div TIME e 20 ms DIV Bottom Trace Capacitor Voltage 1V Div R A e 3 9 kx R B e 3kX Ce0 01 mf FIGURE 5 Astable Waveforms The charge time (output high) is given by t 1 e 0 693 (R A a R B )C And the discharge time (output low) by t 2 e 0 693 (R B )C Thus the total period is T e t 1 a t 2 e 0 693 (R A a2r B )C The frequency of oscillation is f e 1 T e 1 44 (R A a 2R B )C Figure 6 may be used for quick determination of these RC values R D e B The duty cycle is R A a 2R B V CC e 5V Top Trace Input 4V Div TIME e 20 ms DIV Middle Trace Output 2V Div R A e 9 1 kx Bottom Trace Capacitor 2V Div C e 0 01 mf FIGURE 7 Frequency Divider PULSE WIDTH MODULATOR TL H 7851 11 When the timer is connected in the monostable mode and triggered with a continuous pulse train the output pulse width can be modulated by a signal applied to pin 5 Figure 8 shows the circuit and in Figure 9 are some waveform examples TL H 7851 12 FIGURE 8 Pulse Width Modulator TL H 7851 10 FIGURE 6 Free Running Frequency FREQUENC DIVIDER The monostable circuit of Figure 1 can be used as a frequency divider by adjusting the length of the timing cycle Figure 7 shows the waveforms generated in a divide by three circuit TL H 7851 13 V CC e 5V Top Trace Modulation 1V Div TIME e 0 2 ms DIV Bottom Trace Output Voltage 2V Div R A e 9 1 kx C e 0 01 mf FIGURE 9 Pulse Width Modulator PULSE POSITION MODULATOR This application uses the timer connected for astable operation as in Figure 10 with a modulating signal again applied to the control voltage terminal The pulse position varies with the modulating signal since the threshold voltage and hence the time delay is varied Figure 11 shows the waveforms generated for a triangle wave modulation signal 6

Applications Information (Continued) TL H 7851 14 FIGURE 10 Pulse Position Modulator TL H 7851 16 FIGURE 12 Figure 13 shows waveforms generated by the linear ramp The time interval is given by T e 2 3 V CC R E (R 1 a R 2 )C R 1 V CC b V BE (R 1 a R 2 ) V BE j 0 6V TL H 7851 15 V CC e 5V Top Trace Modulation Input 1V Div TIME e 0 1 ms DIV Bottom Trace Output 2V Div R A e 3 9 kx R B e 3kX Ce0 01 mf FIGURE 11 Pulse Position Modulator LINEAR RAMP When the pullup resistor R A in the monostable circuit is replaced by a constant current source a linear ramp is generated Figure 12 shows a circuit configuration that will perform this function TL H 7851 17 V CC e 5V Top Trace Input 3V Div TIME e 20 ms DIV Middle Trace Output 5V Div R 1 e 47 kx Bottom Trace Capacitor Voltage 1V Div R 2 e 100 kx R E e 2 7 kx C e 0 01 mf FIGURE 13 Linear Ramp 50% DUT CCLE OSCILLATOR For a 50% duty cycle the resistors R A and R B may be connected as in Figure 14 The time period for the out- 7

Applications Information (Continued) put high is the same as previous t 1 e 0 693 R A C For the output low it is t 2 e (R A R B ) (R A a R B) ( C fin R B b 2R A 2R B b R A( Thus the frequency of oscillation is f e 1 t 1 a t 2 Note that this circuit will not oscillate if R B is greater than 1 2 R A because the junction of R A and R B cannot bring pin 2 down to 1 3 V CC and trigger the lower comparator ADDITIONAL INFORMATION Adequate power supply bypassing is necessary to protect associated circuitry Minimum recommended is 0 1 mf in parallel with 1 mf electrolytic Lower comparator storage time can be as long as 10 ms when pin 2 is driven fully to ground for triggering This limits the monostable pulse width to 10 ms minimum Delay time reset to output is 0 47 ms typical Minimum reset pulse width must be 0 3 ms typical Pin 7 current switches within 30 ns of the output (pin 3) voltage TL H 7851 18 FIGURE 14 50% Duty Cycle Oscillator Physical Dimensions inches (millimeters) Metal Can Package (H) Order Number LM555H or LM555CH NS Package Number H08C 8

Physical Dimensions inches (millimeters) (Continued) Ceramic Dual-In-Line Package (J) Order Number LM555J or LM555CJ NS Package Number J08A Small Outline Package (M) Order Number LM555CM NS Package Number M08A 9

LM555 LM555C Timer Physical Dimensions inches (millimeters) (Continued) Molded Dual-In-Line Package (N) Order Number LM555CN NS Package Number N08E LIFE SUPPORT POLIC NATIONAL S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION As used herein 1 Life support devices or systems are devices or 2 A critical component is any component of a life systems which (a) are intended for surgical implant support device or system whose failure to perform can into the body or (b) support or sustain life and whose be reasonably expected to cause the failure of the life failure to perform when properly used in accordance support device or system or to affect its safety or with instructions for use provided in the labeling can effectiveness be reasonably expected to result in a significant injury to the user National Semiconductor National Semiconductor National Semiconductor National Semiconductor Corporation Europe Hong Kong Ltd Japan Ltd 1111 West Bardin Road Fax (a49) 0-180-530 85 86 13th Floor Straight Block Tel 81-043-299-2309 Arlington TX 76017 Email cnjwge tevm2 nsc com Ocean Centre 5 Canton Rd Fax 81-043-299-2408 Tel 1(800) 272-9959 Deutsch Tel (a49) 0-180-530 85 85 Tsimshatsui Kowloon Fax 1(800) 737-7018 English Tel (a49) 0-180-532 78 32 Hong Kong Fran ais Tel (a49) 0-180-532 93 58 Tel (852) 2737-1600 Italiano Tel (a49) 0-180-534 16 80 Fax (852) 2736-9960 National does not assume any responsibility for use of any circuitry described no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications

This datasheet has been download from: www.datasheetcatalog.com Datasheets for electronics components.