ACS770xCB. Thermally Enhanced, Fully Integrated, Hall Effect-Based High Precision Linear Current Sensor IC with 100 µω Current Conductor

Similar documents
ACS758xCB Thermally Enhanced, Fully Integrated, Hall Effect-Based Linear Current Sensor IC with 100 µω Current Conductor

Typical Application IP+ ACS758 GND C F 5 IP VIOUT 3 R F

Current Sensor: ACS755xCB-050

Typical Application +5 V VCC 2 V OUT ACS712 FILTER 4 IP GND. C F 1 nf

Typical Application +5 V 8 VCC 7 VIOUT 1 IP+ 2 IP+ V OUT ACS IP FILTER 4 IP 5 GND C F

Typical Application +5 V VCC 2 V OUT ACS712 FILTER 4 IP GND. C F 1 nf

Typical Application VCC IP+ IP+ V OUT VIOUT ACS714 FILTER IP IP GND

Hall Effect Linear Current Sensor with Overcurrent Fault Output for <100 V Isolation Applications

A1301 and A1302. Continuous-Time Ratiometric Linear Hall Effect Sensor ICs DESCRIPTION FEATURES AND BENEFITS. Packages:

Typical Application VCC IP+ IP+ VIOUT ACS713 FILTER IP IP GND

A1301 and A1302. Continuous-Time Ratiometric Linear Hall Effect Sensor ICs

Last Time Buy. Deadline for receipt of LAST TIME BUY orders: April 30, 2011

Application Information Improving Efficiency in Smart Grid Applications With Fully Integrated Current Sensing ICs

Dual Output Differential Speed and Direction Sensor IC

A1356 High Precision Linear Hall-Effect Sensor IC With an Open Drain Pulse Width Modulated Output

TLI4946. Datasheet TLI4946K, TLI4946-2K, TLI4946-2L. Sense and Control. May 2009

A1128. Highly Programmable Hall-Effect Switch

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

Discontinued Product For Reference Only

ACS764 Fully Integrated, Hall-Effect Based Current Sensor IC With I 2 C Digital Output and Low-Resistance Current Conductor

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

RATIOMETRIC, LINEAR HALL-EFFECT SENSORS FEATURES V CC. Data Sheet 27501A*

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Applications. Industrial. Standard EN

A1171. Micropower Ultrasensitive Hall Ef fect Switch

Programmable Single-/Dual-/Triple- Tone Gong SAE 800

FPAB20BH60B PFC SPM 3 Series for Single-Phase Boost PFC

High Voltage Current Shunt Monitor AD8212

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

Push-Pull FET Driver with Integrated Oscillator and Clock Output

ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

CAT4101TV. 1 A Constant-Current LED Driver with PWM Dimming

AP331A XX G - 7. Lead Free G : Green. Packaging (Note 2)

LM118/LM218/LM318 Operational Amplifiers

.OPERATING SUPPLY VOLTAGE UP TO 46 V

CA723, CA723C. Voltage Regulators Adjustable from 2V to 37V at Output Currents Up to 150mA without External Pass Transistors. Features.

LM134-LM234-LM334. Three terminal adjustable current sources. Features. Description

GT Sensors Precision Gear Tooth and Encoder Sensors

A3967. Microstepping Driver with Translator

LM1036 Dual DC Operated Tone/Volume/Balance Circuit

1.5A Very L.D.O Voltage Regulator LM29150/29151/29152

AAT4280 Slew Rate Controlled Load Switch

L6384E. High voltage half-bridge driver. Description. Features. Applications

2.5 A Output Current IGBT and MOSFET Driver

Use and Application of Output Limiting Amplifiers (HFA1115, HFA1130, HFA1135)

Hardware Documentation. Data Sheet HAL 202. Hall-Effect Sensor. Edition Sept. 18, 2014 DSH000159_002EN

Precision, Unity-Gain Differential Amplifier AMP03

DATA SHEET. TDA8560Q 2 40 W/2 Ω stereo BTL car radio power amplifier with diagnostic facility INTEGRATED CIRCUITS Jan 08

unit : mm With heat sink (see Pd Ta characteristics)

28V, 2A Buck Constant Current Switching Regulator for White LED

Voltage Output Temperature Sensor with Signal Conditioning AD22100

DATA SHEET. TDA1510AQ 24 W BTL or 2 x 12 W stereo car radio power amplifier INTEGRATED CIRCUITS

DATA SHEET. TDA1518BQ 24 W BTL or 2 x 12 watt stereo car radio power amplifier INTEGRATED CIRCUITS

A3968. Dual Full-Bridge PWM Motor Driver

TEA1024/ TEA1124. Zero Voltage Switch with Fixed Ramp. Description. Features. Block Diagram

LM134-LM234 LM334 THREE TERMINAL ADJUSTABLE CURRENT SOURCES. OPERATES from 1V to 40V

3-Channel Supervisor IC for Power Supply


Supertex inc. HV Channel High Voltage Amplifier Array HV256. Features. General Description. Applications. Typical Application Circuit

Silvertel. Ag Features. 2 Description. Power-over-Ethernet Plus Module. IEEE802.3at and IEEE802.3af compliant. Maximum 30W output power

MP2259 1A, 16V, 1.4MHz Step-Down Converter

1ED Compact A new high performance, cost efficient, high voltage gate driver IC family

Low Noise, Matched Dual PNP Transistor MAT03

High Accuracy, Ultralow IQ, 1.5 A, anycap Low Dropout Regulator ADP3339

TDA W Hi-Fi AUDIO POWER AMPLIFIER

NTE923 & NTE923D Integrated Circuit Precision Voltage Regulator

Hardware Documentation. Data Sheet HAL 401. Linear Hall-Effect Sensor IC. Edition Dec. 8, 2008 DSH000018_002EN

Advanced Monolithic Systems

LDS WLED Matrix Driver with Boost Converter FEATURES APPLICATION DESCRIPTION TYPICAL APPLICATION CIRCUIT

UNISONIC TECHNOLOGIES CO., LTD

Series AMLDL-Z Up to 1000mA LED Driver

SPREAD SPECTRUM CLOCK GENERATOR. Features

Supply voltage Supervisor TL77xx Series. Author: Eilhard Haseloff

SG2525A SG3525A REGULATING PULSE WIDTH MODULATORS

AA and AB-Series Analog Sensors

Evaluating AC Current Sensor Options for Power Delivery Systems

7 OUT1 8 OUT2 9 OUT3 10 OUT4 11 OUT5 12 OUT6 13 OUT7 14 OUT8 15 OUT9 16 OUT10 17 OUT11 18 OUT12 19 OUT13 20 OUT14 21 OUT15 22 OUT16 OUT17 23 OUT18

10 ma LED driver in SOT457

AAV003-10E Current Sensor

Kit 27. 1W TDA7052 POWER AMPLIFIER

TDA4605 CONTROL CIRCUIT FOR SWITCH MODE POWER SUPPLIES USING MOS TRANSISTORS

ICS SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

TOSHIBA Bipolar Linear Integrated Circuit Silicon Monolithic TAR5SB15~TAR5SB50

High Accuracy, Ultralow IQ, 1 A, anycap Low Dropout Regulator ADP3338

CLASS-D VERTICAL DEFLECTION AMPLIFIER FOR TV AND MONITOR APPLICATION OUT CFLY + CFLY - BOOT VREG FEEDCAP FREQ. July /8

Small, Low Power, 3-Axis ±3 g Accelerometer ADXL335

Description. Table 1. Device summary

Tamura Closed Loop Hall Effect Current Sensors

VS-500 Voltage Controlled SAW Oscillator

CS4525 Power Calculator

SC339. Ultra Low Output Voltage Linear FET Controller POWER MANAGEMENT. Applications. Typical Application Circuit

PowerAmp Design. PowerAmp Design PAD135 COMPACT HIGH VOLATGE OP AMP

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to C)

AAT3520/2/4 MicroPower Microprocessor Reset Circuit

UC3842/UC3843/UC3844/UC3845

TS321 Low Power Single Operational Amplifier

SWITCH-MODE POWER SUPPLY CONTROLLER PULSE OUTPUT DC OUTPUT GROUND EXTERNAL FUNCTION SIMULATION ZERO CROSSING INPUT CONTROL EXTERNAL FUNCTION

Transcription:

FEATURES AND BENEFITS Industry-leading total output accuracy achieved with new piecewise linear digital temperature compensation of offset and sensitivity Industry-leading noise performance through proprietary amplifier and filter design techniques 12 khz typical bandwidth 4.1 µs output rise time in response to step input current Integrated shield greatly reduces capacitive coupling from current conductor to die due to high dv/dt signals, and prevents offset drift in high-side, high voltage applications Greatly improved total output error through digitally programmed and compensated gain and offset over the full operating temperature range Small package size, with easy mounting capability Monolithic Hall IC for high reliability Ultra-low power loss: 1 µω internal conductor resistance Galvanic isolation allows use in economical, high-side current sensing in high voltage systems 4.5 to 5.5 V, single supply operation Output voltage proportional to AC or DC currents Factory-trimmed for accuracy Extremely stable output offset voltage Continued on the next page Package: 5-pin package (suffix CB) PFF Leadform PSF Leadform Additional leadforms available for qualifying volumes Type tested TÜV America Certificate Number: U8V 14 5 54214 28 DESCRIPTION The Allegro ACS77 family of current sensor ICs provides economical and precise solutions for AC or DC current sensing. Typical applications include motor control, load detection and management, power supply and DC-to-DC converter control, inverter control, and overcurrent fault detection. The device consists of a precision, low-offset linear Hall circuit with a copper conduction path located near the die. Applied current flowing through this copper conduction path generates a magnetic field that is concentrated by a low magnetic hysteresis core, then converted by the Hall IC into a proportional voltage. Device accuracy is optimized through the close proximity of the magnetic signal to the Hall transducer. A precise, proportional output voltage is provided by the low-offset, chopper-stabilized BiCMOS Hall IC, which is programmed for accuracy at the factory. Proprietary digital temperature compensation technology greatly improves the IC accuracy and temperature stability without influencing the high bandwidth operation of the analog output. High level immunity to current conductor dv/dt and stray electric fields is offered by Allegro proprietary integrated shield technology for low output voltage ripple and low offset drift in high-side, high voltage applications. The output of the device has a positive slope (>V CC /2 for bidirectional devices) when an increasing current flows through the primary copper conduction path (from terminal 4 to terminal 5), which is the path used for current sampling. The internal resistance of this conductive path is 1 µω typical, providing low power loss. The thickness of the copper conductor allows survival of the device at high overcurrent conditions. The terminals of the Continued on the next page 5 V Application 1: the ACS77 outputs an analog signal, V OUT, that varies linearly with the bidirectional AC or DC primary sampled current, I P, within the range specified. R F and C F are for optimal noise management, with values that depend on the application. I P 4 5 VCC IP+ ACS77 GND IP VIOUT 1 2 3 R F C F C BYP.1 µf V OUT Typical Application ACS77-DS, Rev. 4

Features and Benefits (continued) Undervoltage lockout for V CC below specification AEC Q-1 automotive qualified UL certified, File No. E316429 Description (continued) conductive path are electrically isolated from the signal leads (pins 1 through 3). This allows the ACS77 family of sensor ICs to be used in applications requiring electrical isolation without the use of opto-isolators or other costly isolation techniques. The device is fully calibrated prior to shipment from the factory. The ACS77 family is lead (Pb) free. All leads are plated with 1% matte tin, and there is no Pb inside the package. The heavy gauge leadframe is made of oxygen-free copper. Selection Guide Package Primary Sampled Part Number 1 Current, I P Terminals Signal Pins (A) Sensitivity Sens (Typ.) (mv/a) Current Directionality ACS77LCB-5B-PFF-T Formed Formed ±5 4. Bidirectional ACS77LCB-5U-PFF-T Formed Formed 5 8. Unidirectional ACS77LCB-1B-PFF-T Formed Formed ±1 2. Bidirectional ACS77LCB-1U-PFF-T Formed Formed 1 4. Unidirectional ACS77LCB-1U-PSF-T Straight Formed 1 4. Unidirectional ACS77KCB-15B-PFF-T Formed Formed ±15 13.3 Bidirectional ACS77KCB-15B-PSF-T Straight Formed ±15 13.3 Bidirectional ACS77KCB-15U-PFF-T Formed Formed 15 26.7 Unidirectional ACS77KCB-15U-PSF-T Straight Formed 15 26.7 Unidirectional ACS77ECB-2B-PFF-T Formed Formed ±2 1. Bidirectional ACS77ECB-2B-PSF-T Straight Formed ±2 1. Bidirectional ACS77ECB-2U-PFF-T Formed Formed 2 2. Unidirectional ACS77ECB-2U-PSF-T Straight Formed 2 2. Unidirectional 1 Additional leadform options available for qualified volumes. 2 Contact Allegro for additional packing options. T OP ( C) 4 to 15 4 to 125 4 to 85 Packing 2 34 pieces per tube 2

SPECIFICATIONS Absolute Maximum Ratings Characteristic Symbol Notes Rating Unit Forward Supply Voltage V CC 6 V Reverse Supply Voltage V RCC.5 V Forward Output Voltage V IOUT 25 V Reverse Output Voltage V RIOUT.5 V Output Source Current I OUT(Source) VIOUT to GND 3 ma Output Sink Current I OUT(Sink) Minimum pull-up resistor of 5 Ω, from VCC to VIOUT 1 ma Nominal Operating Ambient Temperature T OP Range K 4 to 125 ºC Range E 4 to 85 ºC Range L 4 to 15 ºC Maximum Junction T J (max) 165 ºC Storage Temperature T stg 65 to 165 ºC Isolation Characteristics Characteristic Symbol Notes Rating Unit Dielectric Strength Test Voltage* V ISO Agency type-tested for 6 seconds per UL standard 695-1, 2nd Edition 48 VAC Working Voltage for Basic Isolation V WFSI For basic (single) isolation per UL standard 695-1, 2nd Edition 99 VDC or V pk 7 V rms For reinforced (double) isolation per UL standard 695-636 VDC or V pk Working Voltage for Reinforced Isolation V WFRI 1, 2nd Edition 45 V rms *6-second testing is only done during the UL certification process. In production, Allegro conducts 1-second isolation testing according to UL 695-1, 2nd Edition. Thermal Characteristics may require derating at maximum conditions Characteristic Symbol Test Conditions* Value Unit Package Thermal Resistance R θja Mounted on the Allegro evaluation board with 28 mm 2 (14 mm 2 on component side and 14 mm 2 on opposite side) of 4 oz. copper connected to the primary leadframe and with thermal vias connecting the copper layers. Performance is based on current flowing through the primary leadframe and includes the power consumed by the PCB. 7 ºC/W *Additional thermal information available on the Allegro website Typical Overcurrent Capabilities 1,2 Characteristic Symbol Notes Rating Unit Overcurrent I POC T A = 85 C, 1s duration, 1% duty cycle 9 A T A = 25 C, 1s duration, 1% duty cycle 12 A T A = 15 C, 1s duration, 1% duty cycle 6 A 1 Test was done with Allegro evaluation board. The maximum allowed current is limited by T J (max) only. 2 For more overcurrent profiles, please see FAQ on the Allegro website, www.allegromicro.com. 3

V+ VCC IP+ To all subcircuits Programming Control Temperature Sensor EEPROM and Control Logic C BYP Sensitivity Control Offset Control Dynamic Offset Cancellation Signal Recovery VIOUT C L IP GND Functional Block Diagram IP+ 4 3 2 1 VIOUT GND VCC IP 5 Pin-out Diagram Terminal List Table Number Name Description 1 VCC Device power supply terminal 2 GND Signal ground terminal 3 VIOUT Analog output signal 4 IP+ Terminal for current being sampled 5 IP Terminal for current being sampled 4

COMMON OPERATING CHARACTERISTICS valid at T OP = 4 C to 15 C, C BYP =.1 µf, and V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Supply Voltage V CC 4.5 5. 5.5 V Supply Current I CC Output open 1 15 ma Supply Zener Voltage V Z T A = 25 C, I CC = 3 ma 6.5 7.5 V Power-On Delay 1,2 t POD T A = 25 C, C BYP = open 9 µs Temperature Compensation Power-On Time 1 t TC T A = 25 C, C BYP = open 9 µs Undervoltage Lockout (UVLO) V UVLOH T A = 25 C, V CC rising 3.8 V Threshold 1 V UVLOL T A = 25 C, V CC falling 3 V UVLO Enable/Disable Delay Time 1,2 t UVLOE T A = 25 C, C BYP = open, V CC Fall Time (5 V to 3 V) = 1 μs 75 µs t UVLOD T A = 25 C, C BYP = Open, V CC Recover Time (3 V to 5 V) = 1 μs 14 µs V Power-On Reset Voltage 1 PORH T A = 25 C, V CC rising 2.9 V V PORL T A = 25 C, V CC falling 2.7 V Rise Time 1,2 t r I P step = 6% of I P +, 1% to 9% rise time, T A = 25 C, C L =.47 nf 4.1 µs Propagation Delay Time 1,2 t PROP I P step = 6% of I P +, 2% input to 2% output, T A = 25 C, C L =.47 nf 2.4 µs Response Time 1,2 t RESPONSE I P step = 6% of I P +, 8% input to 8% output, T A = 25 C, C OUT =.47 nf 4.6 µs Internal Bandwidth BW i 3 db; T A = 25 C, C L =.47 nf 12 khz Output Load Resistance R L VIOUT to GND 4.7 kω Output Load Capacitance C L VIOUT to GND 1 nf Primary Conductor Resistance R PRIMARY T A = 25 C 1 µω V Quiescent Output Voltage 1 IOUT(QBI) Bidirectional variant, I P = A, T A = 25 C V CC /2 V V IOUT(QUNI) Unidirectional variant, I P = A, T A = 25 C.5 V Ratiometry 1 V RAT V CC = 4.5 to 5.5 V 1 % 1 See Characteristic Definitions section of this datasheet. 2 See Timing Data Section of this data sheet 5

X5B PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 15 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 5 5 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 39.4 4 4.96 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 39.4 4 4.96 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 38.6 4 41.4 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 15 C, shift after AEC Q1 grade qualification testing.72 ±.24.72 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 1 mv Nonlinearity E LIN Measured using full scale and half scale I P, 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 15 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 15 C, shift after AEC Q1 grade OE(LIFE) qualification testing 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 5 A 12 3 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 15 C, shift after AEC Q1 grade TOT(LIFE) qualification testing 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) = 2.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 6

X5U PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 15 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 5 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 78.8 8 81.92 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 78.8 8 81.92 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 77.2 8 82.8 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 15 C, shift after AEC Q1 grade qualification testing 1.44 ±.48 1.44 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 2 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 15 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 15 C, shift after AEC Q1 grade OE(LIFE) qualification testing 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 5 A 12 3 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 15 C, shift after AEC Q1 grade TOT(LIFE) qualification testing 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) =.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 7

X1B PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 15 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 1 1 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 19.52 2 2.48 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 19.52 2 2.48 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 19.3 2 2.7 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 15 C, shift after AEC Q1 grade qualification testing.36 ±.12.36 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 6 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 15 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 15 C, shift after AEC Q1 grade OE(LIFE) qualification testing 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 1 A 17 4 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 15 C, shift after AEC Q1 grade TOT(LIFE) qualification testing 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) = 2.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 8

X1U PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 15 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 1 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 39.4 4 4.96 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 39.4 4 4.96 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 38.6 4 41.4 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 15 C, shift after AEC Q1 grade qualification testing.72 ±.24.72 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 12 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 15 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 15 C, shift after AEC Q1 grade OE(LIFE) qualification testing 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 1 A 17 4 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 15 C, shift after AEC Q1 grade TOT(LIFE) qualification testing 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) =.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 9

X15B PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 125 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 15 15 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 13.1 13.33 13.65 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 125 C 13.1 13.33 13.65 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 12.86 13.33 13.8 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 125 C, shift after AEC Q1 grade qualification testing.24 ±.8.24 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 4 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 125 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 125 C, shift after AEC Q1 grade OE(LIFE) qualification testing 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 15 A 225 4 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 125 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 125 C, shift after AEC Q1 grade TOT(LIFE) qualification testing 1.9 ±.6 1.9 % Symmetry E SYM Over half-scale of IP 99 1 11 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. 2 This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) = 2.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 1

X15U PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 125 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 15 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 26.2 26.66 27.3 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 125 C 26.2 26.66 27.3 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 25.73 26.66 27.59 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 125 C, shift after AEC Q1 grade qualification testing.48 ±.16.48 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 6 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 125 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 125 C, shift after AEC Q1 grade OE(LIFE) qualification testing 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 15 A 225 4 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 125 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 125 C, shift after AEC Q1 grade TOT(LIFE) qualification testing 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) =.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 11

X2B PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 85 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 2 2 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 9.76 1 1.24 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 85 C 9.76 1 1.24 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 9.65 1 1.35 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 85 C, shift after AEC Q1 grade qualification testing.18 ±.6.18 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 3 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 85 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 85 C, shift after AEC Q1 grade OE(LIFE) qualification testing 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 2 A 25 575 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 85 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 85 C, shift after AEC Q1 grade TOT(LIFE) qualification testing 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) = 2.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 12

X2U PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 85 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 2 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 19.52 2 2.48 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 85 C 19.52 2 2.48 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 19.3 2 2.7 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 85 C, shift after AEC Q1 grade qualification testing.36 ±.12.36 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 6 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 85 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 85 C, shift after AEC Q1 grade OE(LIFE) qualification testing 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 2 A 25 575 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 85 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 85 C, shift after AEC Q1 grade TOT(LIFE) qualification testing 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) =.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 13

Accuracy Data CHARACTERISTIC PERFORMANCE DATA Data Taken using the ACS77LCB-5B Electrical Offset Voltage versus Ambient Temperature Sensitivity versus Ambient Temperature VOE (mv) 6 4 2 41. 4.8 4.6 4.4 4.2-2 -4-6 -8 4. 39.8 39.6 39.4 Sens (mv/a) E LIN (%) -.1 -.2 -.3 -.4 -.5 -.6 Nonlinearity versus Ambient Temperature Magnetic Offset Error versus Ambient Temperature -.7 5 -.8 -.9 I ERROM (ma) 25 2 15 1 E TOT (%) Total Output Error versus Ambient Temperature 2.5 2. 1.5 1..5 -.5-1. -1.5 Mean + 3 sigma Mean Mean 3 sigma 14

Accuracy Data Data Taken using the ACS77LCB-1B Electrical Offset Voltage versus Ambient Temperature Sensitivity versus Ambient Temperature VOE (mv) 8 6 4 2-2 -4-6 -8 Sens (mv/a) 2.4 2.3 2.2 2.1 2. 19.9 19.8 19.7 19.6 E LIN (%) -.1 -.2 -.3 -.4 -.5 -.6 Nonlinearity versus Ambient Temperature Magnetic Offset Error versus Ambient Temperature -.7 IERROM (ma) 4 35 3 25 2 15 1 5 E TOT (%) Total Output Error versus Ambient Temperature 2.5 2. 1.5 1..5 -.5-1. -1.5-2. Mean + 3 sigma Mean Mean 3 sigma 15

Accuracy Data Data Taken using the ACS77KCB-15B Electrical Offset Voltage versus Ambient Temperature Sensitivity versus Ambient Temperature VOE (mv) 8 6 13.6 13.55 13.5 4 2 13.45 13.4 13.35-2 13.3 13.25 13.2-4 -6 13.15 13.1 Sens (mv/a) ELIN (%) -.1 -.2 -.3 -.4 -.5 -.6 -.7 Nonlinearity versus Ambient Temperature Magnetic Offset Error versus Ambient Temperature -.8 I ERROM (ma) 45 4 35 3 25 2 15 1 5 ETOT (%) Total Output Error versus Ambient Temperature 2. 1.5 1..5 -.5-1. -1.5-2. Mean + 3 sigma Mean Mean 3 sigma 16

Accuracy Data Data Taken using the ACS77ECB-2B Electrical Offset Voltage versus Ambient Temperature Sensitivity versus Ambient Temperature VOE (mv) 6 4 2-2 -4 Sens (mv/a) 1.15 1.1 1.5 1. 9.95 9.9 9.85-6 9.8 -.1 Nonlinearity versus Ambient Temperature 6 5 Magnetic Offset Error versus Ambient Temperature E LIN (%) -.2 -.3 -.4 IERROM (ma) 4 3 2 -.5 1 -.6 1.5 Total Output Error versus Ambient Temperature 1..5 ETOT (%) -.5-1. -1.5-2. Mean + 3 sigma Mean Mean 3 sigma 17

Timing Data Data Taken using the ACS77LCB-1B Response Time I P = 6 A, 1% to 9% rise time = 1 µs, C BYPASS =.1 µf, C L =.47 nf I P = 6 A V IOUT 8% of input 8% of output t RESPONSE = 4.56 µs Rise Time I P = 6 A, 1% to 9% rise time = 1 µs, C BYPASS =.1 µf, C L =.47 nf I P = 6 A 9% of output V IOUT t r = 4.1 µs 1% of output 18

Propagation Time I P = 6 A, 1% to 9% rise time = 1 µs, C BYPASS =.1 µf, C L =.47 nf I P = 6 A t PROP = 2.4 µs V IOUT 2% of input 2% of output Power-On Delay I P = 6 A DC, C BYPASS = Open, C L =.47 nf V CC V CC (min) t POD = 88 µs 9% of output V IOUT 19

UVLO Enable Time ( t UVLOE ) I P = A, C BYPASS = Open, C L = Open, V CC 5 V to 3 V fall time = 1 µs t UVLOE = 75.3 µs V UVLOL V CC V IOUT V IOUT = V UVLO Disable Time ( t UVLOD ) I P = A, C BYPASS = Open, C L = Open, V CC 3 V to 5 V recovery time = 1 µs t UVLOD = 13.9 µs V CC V CC (min) 9% of output V IOUT 2

CHARACTERISTIC DEFINITIONS Definitions of Accuracy Characteristics SENSITIVITY (Sens) The change in device output in response to a 1 A change through the primary conductor. The sensitivity is the product of the magnetic circuit sensitivity (G/ A) and the linear IC amplifier gain (mv/g). The linear IC amplifier gain is programmed at the factory to optimize the sensitivity (mv/a) for the half-scale current of the device. NOISE (V NOISE ) The noise floor is derived from the thermal and shot noise observed in Hall elements. Dividing the noise (mv) by the sensitivity (mv/a) provides the smallest current that the device is able to resolve. NONLINEARITY (E LIN ) The ACS77 is designed to provide a linear output in response to a ramping current. Consider two current levels, I1 and I2. Ideally, the sensitivity of a device is the same for both currents, for a given supply voltage and temperature. Nonlinearity is present when there is a difference between the sensitivities measured at I1 and I2. Nonlinearity is calculated separately for the positive (E LINpos ) and negative (E LINneg ) applied currents as follows: where: E LINpos = 1 (%) {1 (Sens IPOS2 / Sens IPOS1 ) } E LINneg = 1 (%) {1 (Sens INEG2 / Sens INEG1 )} Sens Ix = (V IOUT(Ix) V IOUT(Q) )/ Ix and I POSx and I NEGx are positive and negative currents. Then: E LIN = max( E LINpos, E LINneg ) RATIOMETRY The device features a ratiometric output. This means that the quiescent voltage output, V IOUTQ, and the magnetic sensitivity, Sens, are proportional to the supply voltage, V CC.The ratiometric change (%) in the quiescent voltage output is defined as: V IOUTQ(VCC) V IOUTQ(5V) V IOUTQ( V) = 1 (%) V CC 5 V and the ratiometric change (%) in sensitivity is defined as: Sens (VCC ) Sens (5V) Sens ( V) = 1 (%) V CC 5 V QUIESCENT OUTPUT VOLTAGE (V IOUT(Q) ) The output of the device when the primary current is zero. For bidirectional current flow, it nominally remains at V CC 2. Thus, V CC = 5 V translates into V IOUT(QBI) = 2.5 V. For unidirectional devices, when V CC = 5 V, V IOUT(QUNI) =.5 V. Variation in V IOUT(Q) can be attributed to the resolution of the Allegro linear IC quiescent voltage trim, magnetic hysteresis, and thermal drift. ELECTRICAL OFFSET VOLTAGE (V OE ) The deviation of the device output from its ideal quiescent value of V CC 2 for bidirectional sensor ICs and.5 V for unidirectional sensor ICs, due to nonmagnetic causes. MAGNETIC OFFSET ERROR (I ERROM ) The magnetic offset is due to the residual magnetism (remnant field) of the core material. The magnetic offset error is highest when the magnetic circuit has been saturated, usually when the device has been subjected to a full-scale or high-current overload condition. The magnetic offset is largely dependent on the material used as a flux concentrator. TOTAL OUTPUT ERROR (E TOT ) The maximum deviation of the actual output from its ideal value, also referred to as accuracy, illustrated graphically in the output voltage versus current chart on the following page. E TOT is divided into four areas: A at 25 C. Accuracy at the zero current flow at 25 C, without the effects of temperature. A over Δ temperature. Accuracy at the zero current flow including temperature effects. Full-scale current at 25 C. Accuracy at the full-scale current at 25 C, without the effects of temperature. Full-scale current over Δ temperature. Accuracy at the fullscale current flow including temperature effects. V IOUT(IP) V IOUT_IDEAL(IP) E TOT(IP) = 1 (%) Sens IDEAL I P where V IOUT_IDEAL(IP) = V IOUT(Q) + (Sens IDEAL I P ) 21

Definitions of Dynamic Response Characteristics POWER-ON DELAY (t POD ) When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to an input magnetic field. Power-On Delay, t POD, is defined as the time it takes for the output voltage to settle within ±1% of its steady state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage, V CC (min), as shown in the chart at right. TEMPERATURE COMPENSATION POWER-ON TIME (t TC ) After Power-On Delay, t POD, elapses, t TC also is required before a valid temperature compensated output. RISE TIME (t r ) The time interval between a) when the device reaches 1% of its full scale value, and b) when it reaches 9% of its full scale value. Both t r and t RESPONSE are detrimentally affected by eddy current losses observed in the conductive IC ground plane. RESPONSE TIME (t RESPONSE ) The time interval between a) when the applied current reaches 8% of its final value, and b) when the sensor reaches 8% of its output corresponding to the applied current. (%) 9 2 1 Applied Magnetic Field Transducer Output Rise Time, t r Propagation Delay, t PROP Output Voltage versus Sampled Current Total Output Error at A and at Full-Scale Current t PROPAGATION DELAY (t PROP ) The time interval between a) when the input current reaches 2% of its final value, and b) when the output reaches 2% of its final value. POWER-ON RESET VOLTAGE (V POR ) At power-up, to initialize to a known state and avoid current spikes, the ACS77 is held in Reset state. The Reset signal is disabled when V CC reaches V UVLOH and time t PORR has elapsed, allowing output voltage to go from a high impedance state into normal operation. During power-down, the Reset signal is enabled when V CC reaches V PORL, causing output voltage to go into a high impedance state. (Note that a detailed description of POR and UVLO operation can be found in the Functional Description section.) I P (A) I P(min) Accuracy Ove r Temperature Accuracy 25 C Only Accuracy 25 C Only Increasing V IOUT (V) A Average V IOUT Accuracy 25 C Only Decreasing V IOUT (V) Half Scale I P(max) Accuracy Ove r Temperature +I P (A) Accuracy Ove r Temperature 22

POWER-ON RESET RELEASE TIME (t PORR ) When V CC rises to V PORH, the Power-On Reset Counter starts. The ACS77 output voltage will transition from a high impedance state to normal operation only when the Power-On Reset Counter has reached t PORR and V CC has exceeded V UVLOH. UNDERVOLTAGE LOCKOUT THRESHOLD (V UVLO ) If V CC drops below V UVLOL, output voltage will be locked to GND. If V CC starts rising, the ACS77 will come out of the locked state when V CC reaches V UVLOH. SYMMETRY (E SYM ) The degree to which the absolute voltage output from the IC varies in proportion to either a positive or negative half-scale primary current. The following equation is used to derive symmetry: V IOUT_+half-scale amperes VIOUT(Q) 1 V ( ) V IOUT(Q) IOUT_ half-scale amperes UVLO ENABLE/DISABLE RELEASE TIME (t UVLO ) When a falling V CC reaches V UVLOL, time t UVLOE is required to engage Undervoltage Lockout state. When V CC rises above V UVLOH, time t UVLOD is required to disable UVLO and have a valid output voltage. 23

FUNCTIONAL DESCRIPTION Power-On Reset (POR) and Undervoltage Lock-Out (UVLO) Operation The descriptions in this section assume: Temperature = 25 C, V CC = 5 V, no output load, and no significant current flow through the sensor IC. Voltage levels shown are specific to a bidirectional ACS77; however, the POR and UVLO functionality described also applies to unidirectional sensors. The reference numbers section refer to figures 1 and 2. Power-Up At power-up, as V CC ramps up, the output is in a high impedance state. When V CC crosses V PORH (location [1] in figure 1 and [ 1 ] in figure 2), the POR Release counter starts counting for t PORR. At this point, if V CC exceeds V UVLOH [ 2 ], the output will go to V CC / 2 after t UVLOD [ 3 ]. If V CC does not exceed V UVLOH [2], the output will stay in the high impedance state until V CC reaches V UVLOH [3] and then will go to V CC / 2 after t UVLOD [ 4 ]. V CC drops below V CC (min) = 4.5 V If V CC drops below V UVLOL [ 4, 5 ], the UVLO Enable Counter starts counting. If V CC is still below V UVLOL when the counter reaches t UVLOE, the UVLO function will be enabled and the ouput will be pulled near GND [ 6 ]. If V CC exceeds V UVLOL before the UVLO Enable Counter reaches t UVLOE [ 5 ], the output will continue to be V CC / 2. Coming Out of UVLO While UVLO is enabled [ 6 ], if V CC exceeds V UVLOH [ 7 ], UVLO will be disabled after t UVLOD, and the output will be V CC / 2 [ 8 ]. Power-Down As V CC ramps down below V UVLOL [ 6, 9 ], the UVLO Enable Counter will start counting. If V CC is higher than V PORL when the counter reaches t UVLOE, the UVLO function will be enabled and the output will be pulled near GND [ 1 ]. The output will enter a high impedance state as V CC goes below V PORL [ 11 ]. If V CC falls below V PORL before the UVLO Enable Counter reaches t UVLOE, the output will transition directly into a high impedance state [ 7 ]. 24

V CC 5. V UVLOH V UVLOL 1 2 3 5 6 7 9 1 11 4 8 V PORH V PORL t UVLOE t UVLOE GND V OUT 2.5 Slope = V CC / 2 Time t PORR t UVLOD t UVLOD GND High Impedance High Impedance Time Figure 1: POR and UVLO Operation: Slow Rise Time Case V CC 5. V UVLOH V UVLOL V PORH V PORL 1 2 4 5 6 7 3 < t UVLOE GND Time V OUT 2.5 t PORR Slope = V CC / 2 < t UVLOE Slope = V CC / 2 t UVLOD GND High Impedance High Impedance Time Figure 2: POR and UVLO Operation: Fast Rise Time Case 25

Chopper Stabilization Technique When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a patented technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at baseband, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal and stress related offset, this novel technique also reduces the amount of thermal noise in the Hall sensor IC while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high-frequency sampling clock. For demodulation process, a sample-and-hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits. Regulator Clock/Logic Hall Element Amp Anti-Aliasing LP Filter Tuned Filter Figure 3: Concept of Chopper Stabilization Technique 26

PACKAGE OUTLINE DRAWINGS For Reference Only Not for Tooling Use (Reference DWG-9111 & DWG-911) Dimensions in millimeters NOT TO SCALE Dimensions exclusive of mold flash, gate burs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown 3. ±.2 14. ±.2 4. ±.2 1.5 ±.1 3.5 ±.2 1º±2 R2.5 R1 R3 5 4 A.5 B 13. ±.1 17.5 ±.2 3 4 21.4 4.4 ±.1 Branded Face.8 1.9 ±.2.51 ±.1 2.9 ±.2 1.5 1 2 3 1. ±.1.381 +.6.3 3.5 ±.2 5º±5 B 1.91 PCB Layout Reference View 7. ±.1 NNNNNNN TTT-AAA A B Dambar removal intrusion Perimeter through-holes recommended LLLLLLL YYWW C Branding scale and appearance at supplier discretion C 1 Standard Branding Reference View N = Device part number T = Temperature code A = Amperage range L = Lot number Y = Last two digits of year of manufacture W = Week of manufacture = Supplier emblem Figure 4: Package CB, 5-Pin, Leadform PFF Creepage distance, current terminals to signal pins: 7.25 mm Clearance distance, current terminals to signal pins: 7.25 mm Package mass: 4.63 g typical 27

For Reference Only Not for Tooling Use (Reference DWG-9111, DWG-911) Dimensions in millimeters NOT TO SCALE Dimensions exclusive of mold flash, gate burs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown 3. ±.2 14. ±.2 4. ±.2.8 5 4 1.5 A 1.5 ±.1 2.75 ±.1 B 1.91 PCB Layout Reference View 23.5 ±.5 NNNNNNN TTT-AAA 13. ±.1 4.4 ±.1 1 2 3 1. ±.1 1.9 ±.2.51 ±.1 Branded Face.381 +.6.3 2.9 ±.2 3.5 ±.2 5º±5 B 1 LLLLLLL YYWW Standard Branding Reference View N = Device part number T = Temperature code A = Amperage range L = Lot number Y = Last two digits of year of manufacture W = Week of manufacture = Supplier emblem 7. ±.1 A B Dambar removal intrusion Branding scale and appearance at supplier discretion Figure 5: Package CB, 5-Pin, Leadform PSF Creepage distance, current terminals to signal pins: 7.25 mm Clearance distance, current terminals to signal pins: 7.25 mm Package mass: 4.63 g typical 28

Revision History Revision Revision Date Description of Revision 1 December 8, 214 Revised Selection Guide 2 January 2, 215 Revised V PORH Typical Value 3 March 11, 215 Revised V RCC, V RIOUT, I OUT(Source), I ERROM (1 A and 15 A) values, and added Symmetry to X15B PERFORMANCE CHARACTERISTICS table 4 April 8, 215 Updated TUV certification Copyright 211-215, reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro s products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro s product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com 29