FE1.1S USB 2.0 HIGH SPEED 4-PORT HUB CONTROLLER

Similar documents
RTS5401. USB 3.0 Super-Speed HUB Controller DATASHEET. Doc Rev th Apr i Rev 0.90

OTi. Ours Technology Inc. OTi-6828 FLASH DISK CONTROLLER. Description. Features

PL2571 (Chip Rev B) Hi-Speed USB to SATA Bridge Controller Product Datasheet

PL-2303 Edition USB to Serial Bridge Controller Product Datasheet

USB to serial chip CH340

FEATURES DESCRIPTION APPLICATIONS BLOCK DIAGRAM. PT2248 Infrared Remote Control Transmitter

TMU3114MS. USB Full Speed Controller. Data Sheet. Tenx reserves the right to change or discontinue this product without notice. tenx technology inc.

Spread Spectrum Clock Generator

PACKAGE OUTLINE DALLAS DS2434 DS2434 GND. PR 35 PACKAGE See Mech. Drawings Section

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

BATRON. Specification for BTHQ 21605V-FSTF-I2C-COG

UT165 Advanced USB2.0 Flash Drive Controller

SN28838 PAL-COLOR SUBCARRIER GENERATOR

Future Technology Devices International Ltd

The FT6x06 series ICs include FT6206 /FT6306, the difference of their specifications will be listed individually in this datasheet.

7 OUT1 8 OUT2 9 OUT3 10 OUT4 11 OUT5 12 OUT6 13 OUT7 14 OUT8 15 OUT9 16 OUT10 17 OUT11 18 OUT12 19 OUT13 20 OUT14 21 OUT15 22 OUT16 OUT17 23 OUT18

HT1632C 32 8 &24 16 LED Driver

Features. Dimensions

RFID MODULE Mifare Reader / Writer SL030 User Manual Version 2.6 Nov 2012 StrongLink

Features. Dimensions

Features. Dimensions

SFP-TX 1000BASE-T SFP Transceiver 10/100/1000M SFP Transceiver

FEATURES DESCRIPTION APPLICATIONS BLOCK DIAGRAM. PT2272 Remote Control Decoder

JTAG-HS2 Programming Cable for Xilinx FPGAs. Overview. Revised January 22, 2015 This manual applies to the HTAG-HS2 rev. A

ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram

14-stage ripple-carry binary counter/divider and oscillator

HANDLING SUSPEND MODE ON A USB MOUSE

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

Wireless Temperature

NHD-0420D3Z-FL-GBW-V3

USB2.0 <=> I2C V4.4. Konverter Kabel und Box mit Galvanischetrennung

DLP-USB232M USB SERIAL UART Interface Module

HD61202U. (Dot Matrix Liquid Crystal GraphicDisplay Column Driver)

Spread Spectrum Clock Generator AK8126A

TURBO PROGRAMMER USB, MMC, SIM DEVELOPMENT KIT

1. Description. 2. Feature. 3. PIN Configuration

1000BASE-T and 10/100/1000BASE-T Copper SFP Transceiver

EMERGING DISPLAY CUSTOMER ACCEPTANCE SPECIFICATIONS 16290(LED TYPES) EXAMINED BY : FILE NO. CAS ISSUE : JUL.03,2001 TOTAL PAGE : 7

Data Acquisition Module with I2C interface «I2C-FLEXEL» User s Guide

CMOS PARALLEL-TO-SERIAL FIFO 256 x 16, 512 x 16, 1,024 x 16

HT6P20X Series 2 24 OTP Encoder

ICS Pentium/Pro TM System Clock Chip. Integrated Circuit Systems, Inc. General Description. Pin Configuration.

USB Flash Drive Engineering Specification

User s Manual HOW TO USE DDR SDRAM

USB ENGINEERING CHANGE NOTICE

Chapter 13. PIC Family Microcontroller

EMERGING DISPLAY CUSTOMER ACCEPTANCE SPECIFICATIONS 16400(LED TYPES) EXAMINED BY : FILE NO. CAS ISSUE : JAN.19,2000 TOTAL PAGE : 7 APPROVED BY:

DDR SDRAM SODIMM. MT8VDDT3264H 256MB 1 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

Future Technology Devices International Ltd. FT240X

LC7218, 7218M, 7218JM

10/100/1000BASE-T SFP Transceiver

PL-2303HX Edition (Chip Rev A) USB to Serial Bridge Controller Product Datasheet

8-Bit Flash Microcontroller for Smart Cards. AT89SCXXXXA Summary. Features. Description. Complete datasheet available under NDA

High-Speed, 5 V, 0.1 F CMOS RS-232 Driver/Receivers ADM202/ADM203

GTS-4E Hardware User Manual. Version: V1.1.0 Date:

UniPi technical documentation REV 1.1

Specification. For. LCD Module CCM1620CSL

8 by 8 dot matrix LED displays with Cascadable Serial driver B32CDM8 B48CDM8 B64CDM8 General Description

TYPICAL APPLICATION CIRCUIT. ORDER INFORMATION SOP-EP 8 pin A703EFT (Lead Free) A703EGT (Green)

LCM NHD-12032BZ-FSW-GBW. User s Guide. (Liquid Crystal Display Graphic Module) RoHS Compliant. For product support, contact

2/4, 4/5/6 CLOCK GENERATION CHIP

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

LAN9514/LAN9514i. USB 2.0 Hub and 10/100 Ethernet Controller PRODUCT FEATURES PRODUCT PREVIEW. Highlights. Target Applications.

DS1821 Programmable Digital Thermostat and Thermometer

HARDWARE MANUAL. BrightSign HD120, HD220, HD1020. BrightSign, LLC Lark Ave., Suite 200 Los Gatos, CA

Baseband delay line QUICK REFERENCE DATA

Phison PS3006 Controller

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

Table 1 below is a complete list of MPTH commands with descriptions. Table 1 : MPTH Commands. Command Name Code Setting Value Description

Photolink- Fiber Optic Receiver PLR135/T1

css Custom Silicon Solutions, Inc.

Guangzhou HC Information Technology Co., Ltd. Product Data Sheet

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

DS1621 Digital Thermometer and Thermostat

DDR SDRAM SODIMM. MT9VDDT1672H 128MB 1 MT9VDDT3272H 256MB MT9VDDT6472H 512MB For component data sheets, refer to Micron s Web site:

UM245R USB-Parallel FIFO Development Module

NHD C0220BiZ FSW FBW 3V3M

EMERGING DISPLAY CUSTOMER ACCEPTANCE SPECIFICATIONS (LED TYPES) EXAMINED BY : FILE NO. CAS ISSUE : DEC.01,1999 TOTAL PAGE : 7 APPROVED BY:

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

HT9170 DTMF Receiver. Features. General Description. Selection Table

HT7660. CMOS Switched-Capacitor Voltage Converter. Features. Applications. General Description. Block Diagram

µpd6379, 6379A, 6379L, 6379AL

HDMM01 V1.0. Dual-axis Magnetic Sensor Module With I 2 C Interface FEATURES. Signal Path X

FEATURES DESCRIPTION. PT6321 Fluorescent Display Tube Controller Driver

Semiconductor MSM82C43

Low-Jitter I 2 C/SPI Programmable Dual CMOS Oscillator

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

DATENBLATT USB-DIO32HS USB-DIO32HS-OEM. HABEN SIE FRAGEN ODER WÜNSCHEN SIE EIN INDIVIDUELLES ANGEBOT? Unser Team berät Sie gerne persönlich.

STF & STF201-30

GDM1602A SPECIFICATIONS OF LCD MODULE. Features. Outline dimension

DTSB35(53)12L-CD20 RoHS Compliant 1.25G 1310/1550nm(1550/1310nm) 20KM Transceiver

TONE/PULSE DIALER WITH REDIAL

Master USB 2.0 Hub power management

ABRIDGED DATA SHEET EVALUATION KIT AVAILABLE

Guangzhou HC Information Technology Co., Ltd. Product Data Sheet

Guangzhou HC Information Technology Co., Ltd. Product Data Sheet

Future Technology Devices International Ltd. FT311D

SafeSPI - Serial Peripheral Interface for Automotive Safety

ICS SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Transcription:

FE1.1S USB 2.0 HIGH SPEED 4-PORT HUB CONTROLLER Data Sheet INTRODUCTION The FE1.1s is a highly integrated, high quality, high performance, low power consumption, yet low cost solution for USB 2.0 High Speed 4-Port Hub. It adopts Single Transaction Translator (STT) architecture to be more cost effective. Six, instead of two, non-periodic transaction buffers are used to minimize potential traffic jamming. The whole design is based on state-machinecontrol to reduce the response delay time; no micro controller is used in this chip. To guarantee high quality, the whole chip is covered by Test Scan Chain even on the high speed (480MHz) modules, so that all the logic components could be fully tested before shipping. Special Build-In-Self-Test mode is designed to exercise all high, full, and low speed Analog Front End (AFE) components on the packaging and testing stages as well. Low power consumption is achieved by using 0.18μm technology and comprehensive power/clock control mechanism. Most part of the chip will not be clocked unless needed. FEATURES Fully compliant with Universal Serial Bus Specification Revision 2.0 (USB 2.0); Upstream facing port supports High- Speed (480MHz) and Full-Speed (12MHz) modes; 4 downstream facing ports support High-Speed (480MHz), Full-Speed (12MHz), and Low-Speed (1.5MHz) modes; Integrated USB 2.0 Transceivers; Integrated upstream 1.5KΩ pull-up, downstream 15KΩ pull-down, and serial resisters; Integrated 5V to 3.3V and 1.8V regulator. Integrated Power-On-Reset circuit; Integrated 12MHz Oscillator with feedback resister, and crystal load capacitance; Integrated 12MHz-to-480MHz Phase Lock Loop (PLL); Single Transaction Translator (STT) One TT for all downstream ports; The TT could handle 64 periodic Start- Split transactions, 32 periodic Complete-Split transactions, and 6 none-periodic transactions; Automatic self-power status monitoring; Automatic re-enumeration when Self- NOV. 29, 2008 Subject to Change Without Notice 1

Powered switching to Bus-Powered; Ganged Power Control and Global Over- Current Detection support; EEPROM configured options Vendor ID, Product ID, & Device Release Number; and Number of Downstream Ports; Comprehensive Port Indicators support: Downstream Port Enabled indicator LED (x4, Green); Hub Active/Suspend indicator LED. NOV. 29, 2008 Subject to Change Without Notice 2

BLOCK DIAGRAM To Downstream Devices To Upstream Host/Hub Downstream PHY #1 Downstream PHY #2 Downstream PHY #3 Downstream PHY #4 Upstream PHY 12MHz Crystal Routing Switch USB Multi-port Transceiver Macro Cell 3.3V & 1.8V Regulator OSC POR PLL (x40) Data Transmit Data Recovery & Elastic Buffer Over Current Detection Power Switch Control Downstream Port Controllers USB 2.0 Hub Controller SIE Upstream Port Controller Transaction Translator Full/Low-Speed Handler Transaction Translator High-Speed Handler Hub Controller EEPROM, Hub Activity LED Unified Transaction Translator Buffer (2KB) LED Controller Port Indicators Fig. 1: Block Diagram NOV. 29, 2008 Subject to Change Without Notice 3

PACKAGE 28-pin SSOP (Body Size: 10x4 mm, Pitch: 0.64 mm) PIN ASSIGNMENT VSS 1 28 VD18 XOUT 2 27 TESTJ XIN 3 26 OVCJ DM4 4 25 PWRJ DP4 5 24 LED2 DM3 6 23 LED1 DP3 DM2 7 8 FE1.1s 22 21 DRV VD33_O DP2 9 20 VDD5 DM1 10 19 BUSJ DP1 11 18 VBUSM VD18_O 12 17 XRSTJ VD33 13 16 DPU REXT 14 15 DMU Fig. 2: SSOP-28 Pin Assignment NOV. 29, 2008 Subject to Change Without Notice 4

PIN DESCRIPTION TABLE Pin Name LQFP Pin No. SSOP Pin No. VSS 10 1 P Ground. Type Function Note XOUT 11 2 OSC 12 MHz Crystal Oscillator output XIN 12 3 OSC 12 MHz Crystal Oscillator input. DM4 14 4 UT The D- pin of the 4 th Downstream Facing Port. DP4 15 5 UT The D+ pin of the 4 th Downstream Facing Port. DM3 17 6 UT The D- pin of the 3 rd Downstream Facing Port. DP3 18 7 UT The D+ pin of the 3 rd Downstream Facing Port. DM2 20 8 UT The D- pin of the 2 nd Downstream Facing Port. DP2 21 9 UT The D+ pin of the 2 nd Downstream Facing Port. DM1 23 10 UT The D- pin of the 1 st Downstream Facing Port. DP1 24 11 UT The D+ pin of the 1 st Downstream Facing Port. VD18_O 26 12 P 1.8V power output from 3.3V 1.8V integrated regulator a 10μF decoupling capacitor is required. VD33 27 13 P 3.3V power input for 3.3V 1.8V integrated regulator. REXT 28 14 A 2.7KΩ (± 1%) resister should be connected to VSS to provide internal bias reference. DMU 30 25 UT The D- pin of the Upstream Facing Port. DPU 31 16 UT The D+ pin of the Upstream Facing Port. XRSTJ 34 17 I External Reset, active low, is an optional source of chip reset signal, beside the build-in Power-On-Reset. The minimum low pulse width is 10 μs. VBUSM 35 18 I The V BUS Monitor of upstream facing port. BUSJ 36 19 I Bus power indicator: 0 Bus Powered; 1 Self Powered. VDD5 38 20 P 5V power input for integrated 5V 3.3V regulator. VD33_O 39 21 P 3.3V power output from 5V 3.3V integrated regulator a 10μF decoupling capacitor is required. TEST 40 I Test Mode Enable should be tied to ground for normal operation. DRV 42 22 I/O LED Drive Control 1 NOV. 29, 2008 Subject to Change Without Notice 5

LED1/ 43 23 I/O Port 1 and Port 3 Enabled Indicator (LED) Control, and 1 EESCL external Serial EEPROM Clock. LED2 44 24 I/O Port 2 and Port 4 Enabled Indicator (LED) Control 1 PWRJ 47 25 O Downstream Device Power Enable, active low, for Ganged Power Switching. OVCJ 48 26 I Over Current Indicator, active low, for Global Over-Current Protection. TESTJ/ 2 27 I/O Test Mode Enable, active low with internal pull-up, and 1 EESDA external Serial EEPROM Data/Address. VD18 9 28 P 1.8V power input. Type Abbreviation I : Input; O : Output; I/O : Input/Output; P : Power/Ground; UT: USB Transceiver. TESTJ SDA A0 SCL A1 LED1 FE1.1s Green Green Green Port 1 Indicator Port 3 Indicator Port 2 Indicator EEPROM A2 LED2 Green Port 4 Indicator DRV Red Hub Active/Suspend Indicator Fig. 3: LED and EEPROM Connections Note 1 LED Status Indicators and External Serial EEPROM Interface The FE1.1s supports up to 5 LED for status indication with DRV, LED1, and LED2 pins, as shown by Fig. 4. For each Downstream Facing Port, one LED (Green) is provided to indicate that the attached device of the corresponding port is enabled or not. The fifth LED (Red) shows the Active (On) or Suspend (Off) status of the Hub itself. The FE1.1s can be configured by an external serial EEPROM via LED1 and TESTJ pins. The EEPROM is checked and loaded each time after chip reset. NOV. 29, 2008 Subject to Change Without Notice 6

EEPROM CONTENTS Address Contents Note 0x00 0x40 Constant, low byte of check code 0x01 0x1A Constant, high byte of check code 0x02 Vendor ID (Low) Low byte of Vendor ID, idvendor field of Standard Device Descriptor 0x03 Vendor ID (High) High byte of Vendor ID 0x04 Product ID (Low) Low byte of Product ID, idproduct field of Standard Device Descriptor 0x05 Product ID (High) High Byte of Product ID 0x06 Device Release (Low) Low byte of Device Release Number, must be Binary Coded Decimal, bcddevice field of Standard Device Descriptor 0x07 Device Release (High) High byte of Device Release Number, must be Binary Coded Decimal 0x08 ~ 0x19 Filling All 0x00 0x1A Port Number Number of Downstream Ports, bnbrports field of Hub Descriptor. 0x1B ~ 0x1E Filling All 0x00 0x1F Check Sum The 8-bit sum of all value from 0x00 to 0x1E. The first two bytes are the check code from the existence of EEPROM, their value must be 0x1A40. Any other value would cause the EEPROM loading mechanism of FE1.1s to conclude that the contents of this EEPROM is unusable, and use the default value instead. The last byte, 0x1F, is a checksum made up of the sum of all value from 0x00 to 0x1E. The number must match to render the content of the EEPROM usable. Otherwise, the loading mechanism of FE1.1s would discard the value from EEPROM and use default value instead. NOV. 29, 2008 Subject to Change Without Notice 7

ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS Parameter Symbol Min. Max. Unit Storage Temperature TS -55 +150 Power Supply Voltage VDD5 VD33 VD18-0.5-0.5-0.5 +6.0 +4.0 +2.5 ESD Human Body Mode -2000 2000 V ESD Machine Mode -200 200 V Latch Up -200 200 ma V RECOMMENDED OPERATING RANGES Parameter Symbol Min. Typ. Max. Unit Operating temperature TA 0 70 Operating voltage VDD5 VD33 VD18 4.5 3.0 1.62 5.0 3.3 1.8 5.5 3.6 1.98 LOW level voltage of digital input VIL -0.3 0.8 V HIGH level voltage of digital input VIH 2.0 5.5 V Threshold voltage of digital input VTH 1.45 1.58 1.74 V Low-to-High level of schmitt-trigger input VT+ 1.44 1.5 1.56 V High-to-Low level of schmitt-trigger input VT- 0.89 0.94 0.99 V LOW level voltage of digital output@4ma VOL 0.4 V HIGH level voltage of digital output@4ma VOH 2.4 V V NOV. 29, 2008 Subject to Change Without Notice 8

POWER CONSUMPTION DC SUPPLY CURRENT Symbol Condition Typ. Unit Active ports Host Device I_suspend Suspend 500 ua Full-Speed 4x Full-Speed 25 ma 4 High-Speed 4x High-Speed 100 ma High-Speed 4x Full-Speed 42 ma 3 Full-Speed 3x Full-Speed 25 ma High-Speed 3x High-Speed 86 ma Icc High-Speed 3x Full-Speed 42 ma Full-Speed 2x Full-Speed 25 ma 2 High-Speed 2x High-Speed 71 ma High-Speed 2x Full-Speed 42 ma Full-Speed 1x Full-Speed 25 ma 1 High-Speed 1x High-Speed 57 ma High-Speed 1x Full-Speed 42 ma Full-Speed 25 ma No active High-Speed 42 ma NOV. 29, 2008 Subject to Change Without Notice 9

PACKAGE 28-pin SSOP (Body Size: 10x4 mm, Pitch: 0.64mm) TERMINUS TECHNOLOGY INC. 1052, 10F, NO. 3-2, YUANQU ST. NANGANG TAIPEI, TAIWAN, ROC NOV. 29, 2008 Subject to Change Without Notice 10