Family 10h AMD Phenom II Processor Product Data Sheet



Similar documents
Family 12h AMD Athlon II Processor Product Data Sheet

AMD PhenomII. Architecture for Multimedia System Prof. Cristina Silvano. Group Member: Nazanin Vahabi Kosar Tayebani

AMD-8151 HyperTransport AGP3.0 Graphics Tunnel Revision Guide

AMD NPT Family 0Fh Desktop Processor Power and Thermal Data Sheet

AMD Opteron Quad-Core

TESLA K20 GPU ACCELERATOR

Intel X38 Express Chipset Memory Technology and Configuration Guide

DDR2 x16 Hardware Implementation Utilizing the Intel EP80579 Integrated Processor Product Line

Intel Q35/Q33, G35/G33/G31, P35/P31 Express Chipset Memory Technology and Configuration Guide

Intel 965 Express Chipset Family Memory Technology and Configuration Guide

Intel Desktop Board DQ45CB

Intel Desktop Board DP43BF

Intel Desktop Board DG45FC

Executive Series. Intel Desktop Board DB75EN Executive Series MicroATX Form Factor

Measuring Cache and Memory Latency and CPU to Memory Bandwidth

ThinkServer PC DDR2 FBDIMM and PC DDR2 SDRAM Memory options boost overall performance of ThinkServer solutions

You re not alone if you re feeling pressure

Intel Media SDK Library Distribution and Dispatching Process

Family 12h AMD E2-Series Accelerated Processor Product Data Sheet

Intel Server RAID Controller SRCU42X Memory List

Desktop Processor Roadmap. Solution Provider Accounts

21152 PCI-to-PCI Bridge

AMD Processor Recognition Application Note. For Processors Prior to AMD Family 0Fh Processors

Ensure that the AMD APP SDK Samples package has been installed before proceeding.

FLOATING-POINT ARITHMETIC IN AMD PROCESSORS MICHAEL SCHULTE AMD RESEARCH JUNE 2015

Intel Server S3200SHL

PHYSICAL CORES V. ENHANCED THREADING SOFTWARE: PERFORMANCE EVALUATION WHITEPAPER

Intel Core i3-2310m Processor (3M Cache, 2.10 GHz)

DDR4 Memory Technology on HP Z Workstations

Intel Core i Processor (3M Cache, 3.30 GHz)

Comparing Multi-Core Processors for Server Virtualization

DDR3 memory technology

OpenSPARC T1 Processor

Memory Configuration Guide

Intel Processors in Industrial Control and Automation Applications Top-to-bottom processing solutions from the enterprise to the factory floor

TESLA K20X GPU ACCELERATOR

Configuring Memory on the HP Business Desktop dx5150

Maximize Performance and Scalability of RADIOSS* Structural Analysis Software on Intel Xeon Processor E7 v2 Family-Based Platforms

ThinkServer PC DDR3 1333MHz UDIMM and RDIMM PC DDR3 1066MHz RDIMM options for the next generation of ThinkServer systems TS200 and RS210

The Foundation for Better Business Intelligence

Family 15h Models 30h-3Fh AMD A-Series Accelerated Processor Product Data Sheet

Figure 1A: Dell server and accessories Figure 1B: HP server and accessories Figure 1C: IBM server and accessories

Intel Desktop Board DG31GL

Dell Statistica. Statistica Document Management System (SDMS) Requirements

HG2 Series Product Brief

Intel Extreme Memory Profile (Intel XMP) DDR3 Technology

Designing Feature-Rich User Interfaces for Home and Industrial Controllers

Intel SSD 520 Series Specification Update

Memory Sizing for Server Virtualization. White Paper Intel Information Technology Computer Manufacturing Server Virtualization

The MAX5 Advantage: Clients Benefit running Microsoft SQL Server Data Warehouse (Workloads) on IBM BladeCenter HX5 with IBM MAX5.

Intel Itanium Quad-Core Architecture for the Enterprise. Lambert Schaelicke Eric DeLano

"JAGUAR AMD s Next Generation Low Power x86 Core. Jeff Rupley, AMD Fellow Chief Architect / Jaguar Core August 28, 2012

APPLICATION NOTE. Secure Personalization with Transport Key Authentication. ATSHA204A, ATECC108A, and ATECC508A. Introduction.

Accelerating Data Compression with Intel Multi-Core Processors

Dell PowerEdge Servers Memory

Phone and Fax: (717) or Send to- On the Internet at

Data Sheet Fujitsu ESPRIMO P2440 Desktop PC

Intel Desktop Board DP55WB

Memory Configuration for Intel Xeon 5500 Series Branded Servers & Workstations

ECLIPSE Performance Benchmarks and Profiling. January 2009

TTL to RS232 Adapter User Guide

Table Of Contents. Page 2 of 26. *Other brands and names may be claimed as property of others.

Configuring and using DDR3 memory with HP ProLiant Gen8 Servers

Dell Vostro 3350/3450/3550/3750

Part Number Decoder for Toshiba NAND Flash

Application Server Platform Architecture. IEI Application Server Platform for Communication Appliance

io3 Enterprise Mainstream Flash Adapters Product Guide

APPLICATION NOTE. AT07175: SAM-BA Bootloader for SAM D21. Atmel SAM D21. Introduction. Features

Data Sheet FUJITSU Server PRIMERGY CX400 M1 Multi-Node Server Enclosure

Table 1: Address Table

Intel 810 and 815 Chipset Family Dynamic Video Memory Technology

Intel Desktop Board DG41BI

Oracle Provides Cost Effective Oracle8 Scalable Technology on Microsoft* Windows NT* for Small and Medium-sized Businesses

EVGA Z97 Classified Specs and Initial Installation (Part 1)

How System Settings Impact PCIe SSD Performance

Intel RAID RS25 Series Performance

Intel StrongARM SA-110 Microprocessor

1.55V DDR2 SDRAM FBDIMM

Analyzing the Virtualization Deployment Advantages of Two- and Four-Socket Server Platforms

Memory Configuration Guide

Intel Data Direct I/O Technology (Intel DDIO): A Primer >

Overview. CPU Manufacturers. Current Intel and AMD Offerings

IBM Europe Announcement ZG , dated March 11, 2008

LS DYNA Performance Benchmarks and Profiling. January 2009

Features. DDR SODIMM Product Datasheet. Rev. 1.0 Oct. 2011

Family 16h Models 00h-0Fh AMD Sempron Desktop Processor Product Data Sheet

TESLA M2050 AND TESLA M2070 DUAL-SLOT COMPUTING PROCESSOR MODULES

AMD DASHConfig Tool. White Paper Descriptor. Document version: 1.0. March 27 th, 2013

COLO: COarse-grain LOck-stepping Virtual Machine for Non-stop Service. Eddie Dong, Tao Hong, Xiaowei Yang

Bandwidth Calculations for SA-1100 Processor LCD Displays

Intel 865G, Intel 865P, Intel 865PE Chipset Memory Configuration Guide

Accelerating Business Intelligence with Large-Scale System Memory

Low Power AMD Athlon 64 and AMD Opteron Processors

Intel Media SDK Features in Microsoft Windows 7* Multi- Monitor Configurations on 2 nd Generation Intel Core Processor-Based Platforms

QUADRO POWER GUIDELINES

APPLICATION NOTE. Atmel AVR134: Real Time Clock (RTC) Using the Asynchronous Timer. Atmel AVR 8-bit Microcontroller. Introduction.

WHITE PAPER. AMD-V Nested Paging. AMD-V Nested Paging. Issue Date: July, 2008 Revision: 1.0. Advanced Micro Devices, Inc.

Intel Desktop Board DG31PR

Transcription:

Family 10h AMD Phenom II Processor Product Data Sheet Publication # 46878 Revision: 3.05 Issue Date: April 2010 Advanced Micro Devices

2009, 2010 Advanced Micro Devices, Inc. All rights reserved. The contents of this document are provided in connection with Advanced Micro Devices, Inc. ( AMD ) products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. The information contained herein may be of a preliminary or advance nature and is subject to change without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD s Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. AMD s products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD s product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any time without notice. Trademarks AMD, the AMD Arrow logo, AMD Phenom and combinations thereof, AMD CoolCore, AMD PowerNow!, Cool n Quiet, and 3DNow! are trademarks of Advanced Micro Devices, Inc. HyperTransport is a licensed trademark of the HyperTransport Technology Consortium. MMX is a trademark of Intel Corporation. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

Revision History Date Revision Description April 2010 3.05 Third Public Release. Added six-core option Added AMD Turbo CORE Technology February 2009 3.04 Second Public Release. Updated brand-specific image on front page Added AM3 package and Socket AM3 Socket Infrastructure Added support for DDR3 SDRAM, up to 667 MHz Increased HyperTransport 3.0 max data rate to 4400 MT/s Added triple-core option Updated L3 configuration Removed statement about miscellaneous IO signals January 2009 3.02 Initial Public Release. Revision History 3

1 Family 10h AMD Phenom II Processor Features The following is a list of features and capabilities of the Family 10h AMD Phenom II processor. Compatible with Existing 32-Bit Code Base Including support for SSE, SSE2, SSE3, SSE4a, ABM, MMX, 3DNow! technology and legacy x86 instructions Runs existing operating systems and drivers Local APIC on the chip AMD64 Technology AMD64 technology instruction-set extensions 64-bit integer registers, 48-bit addresses Sixteen 64-bit integer registers Sixteen 128-bit SSE/SSE2/SSE3/SSE4a registers Multi-Core Architecture Triple-core, quad-core, or six-core options AMD Balanced Smart Cache Discrete L1 and L2 cache structures for each core Shared L3 cache structure Machine-Check Architecture Includes hardware scrubbing of major ECC-protected arrays Cache Structures 64-Kbyte 2-Way Associative ECC-Protected L1 Data Cache Two 64-bit operations per cycle, 3-cycle latency 64-Kbyte 2-Way Associative Parity-Protected L1 Instruction Cache With advanced branch prediction 512-Kbyte 16-Way Associative ECC-Protected L2 Cache Exclusive cache architecture storage in addition to L1 caches 6128-Kbyte (6-Mbyte) Maximum, 64-way Maximum Associative ECC-Protected L3 Cache Shared cache architecture storage in addition to exclusive L1 and L2 caches 2-cycle latency improvement for Phenom II processors Floating-Point Unit AMD Wide Floating-Point Accelerator 128-bit Floating-Point Unit (FPU) Virtualization Features SVM disable and lock Nested paging Rapid Virtualization Indexing Improved world-switch speed for Phenom II processors Power Management Multiple low-power states AMD Cool n Quiet 3.0 45-nm process for decreased power consumption Enhanced AMD PowerNow! Technology AMD Smart Fetch Technology AMD CoolCore Technology Enhanced L3 clock-gating for Phenom II processors Dual Dynamic Power Management Family 10h AMD Phenom II Processor Features 4

System Management Mode (SMM) ACPI-compliant, including support for processor performance states AMD Turbo CORE Technology Supported power states: C0, C1, C1E, S0, S1, S3, S4, S5 Electrical Interfaces DDR2 SDRAM: SSTL_1.8 per JEDEC specification DDR3 SDRAM: Compliant to JEDEC DDR3 1.5-V SDRAM specification Refer to the AMD Family 10h Processor Electrical Data Sheet, order# 40014, for electrical details of AMD Family 10h processors. HyperTransport Technology to I/O Devices HyperTransport 1 and HyperTransport 3 technology supported One (1) link, 16-bits in each direction, supporting up to 2000 MT/s (4.0 GB/s) in each direction in HyperTransport Generation 1.0 mode and 4400 MT/s (8.8 GB/s) in each direction in HyperTransport Generation 3.0 mode. Integrated Memory Controller AMD Memory Optimizer Technology Low-latency, high-bandwidth Adaptive Prefetching Support ECC checking with double-bit detect and single-bit correct Supports up to four unbuffered DIMMs Package AM2r2 144-bit DDR2 SDRAM controller operating at frequencies up to 1066 MT/s (533 MHz) Package AM3 144-bit DDR3 SDRAM controller operating at frequencies up to 1333 MT/s (667 MHz) Available Packages Compliant with RoHS (EU Directive 2002/95/EC) with lead used only in small amounts in specifically exempted applications Package AM2r2 Refer to the AM2r2 Processor Functional Data Sheet, order# 41697, for functional and mechanical details of the AM2r2 package processor. 940-pin lidded micro PGA 1.27-mm pin pitch 31 x 31 row pin array Organic C4 die attach Package AM3 Refer to the AM3 Processor Functional Data Sheet, order# 40778, for functional and mechanical details of the AM3 socket. 938-pin lidded micro PGA 1.27-mm pin pitch 31 x 31 row pin array Organic C4 die attach Family 10h AMD Phenom II Processor Features 5

2 Compatible Socket Infrastructures Refer to the AMD Infrastructure Roadmap, order# 41842 for information on platform-feature implications of package and socket-infrastructure combinations. Family 10h AMD Phenom II processors support the following socket infrastructures: Socket AM2r2 Socket Infrastructure Compatible with AM2, AM2r2, and AM3 package processors Refer to the AM2r2 Processor Functional Data Sheet, order# 41697, for functional and mechanical details of the AM2r2 socket. Socket AM3 Socket Infrastructure Compatible with AM3 package processors Refer to the AM3 Processor Functional Data Sheet, order# 40778, for functional and mechanical details of the AM3 socket. Compatible Socket Infrastructures 6