TI Designs: TIDA IEC ESD, EFT, and Surge RS-485 Bus Protection
|
|
|
- Asher Owens
- 9 years ago
- Views:
Transcription
1 TI Designs: TIDA IEC ESD, EFT, and Surge RS-485 Bus Protection TI Designs TI Designs provide the foundation that you need including methodology, testing and design files to quickly evaluate and customize the system. TI Designs help you accelerate your time to market. Design Resources SN65HVD82 SN65HVD3082E SLLS292A Block Diagram Product Folder Product Folder Application Report Ask The Analog Experts WEBENCH Design Center Design Features Board Level IEC ESD, EFT, and Surge Evaluation Easy control of transceivers logic I/O pins PAD Site Evaluation Of Multiple TVS Diode Structures Series Pulse Proof Resistor Pads Bourns TBU High Speed Protection Component Evaluation Bourns Radial Leaded Varistor Protection Evaluation General Purpose Evaluation Module For Half-Duplex RS-485 Transceivers Featured Applications Board Image E-Meters Industrial Automation Security and Surveillance Equipment Encoders and Decoders TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 1
2 1 Design Overview Industrial networks such as RS-485, RS-422, RS-232, CAN, and Profibus are expected to withstand harsh system-level transients in their end applications without being damaged. These events can be caused by electrostatic discharge during handling, interruption of inductive loads, relay contact bounce, and/or lightning strikes. Designing to meet these requirements can be challenging without the proper tools and knowledge about the standards that the design requires. TI design TIDA shows a practical example of how to protect the most sensitive components against these lethal transients. This documentation walks through the TIA/EIA- 485 standard, the IEC x transient test standards, the implementation of system level protection against the transient and overall schematic design/layout.
3 2 Standards There are many standards that can be referenced by engineers looking to ensure ESD robustness in their end design. Human Body Model (HBM), Machine Model (MM), and Charged Device Model (CDM) are the most common ESD standards in industry, as most vendors provide data on these parameters in the supporting documentation for a given device. These traditional ESD models do not take into account system-level ESD events and are solely meant as device level specs. These specifications ensure that the device can make it through the handling and assembly process without being damaged by ESD. HBM, MM, and CDM are sufficient models for many applications, but some industrial applications are subjected too much greater stresses than the energy levels that these standards deliver. The next three sections will discuss the IEC Electrostatic Discharge Immunity Test, IEC Electrical Fast Transient/Burst Immunity Test, the IEC Surge Immunity Test standards and the expected levels of energy the industrial system can see. 2.1 IEC Electrostatic Discharge Immunity Test The IEC ESD immunity test is a system-level ESD test that imitates a charged operator discharging onto an end system. The characteristics of the IEC ESD test differ from that of other ESD standards in rise times, the amount of energy delivered during the strike, and the number of strikes administered during the testing. There are two types of testing methods involved with the IEC ESD: contact discharge and air discharge. The contact ESD test discharges an ESD pulse from an IEC ESD gun directly onto the device under test (DUT). The air ESD discharge test involves moving the charged ESD gun towards the DUT until the air breaks down enough to allow conduction of the ESD strike between the ESD gun and the DUT. The IEC ESD testing is performed with both positive and negative polarities, and a passing score is not achieved unless both polarities at a single level are survived. Table 1 shows the IEC ESD test voltage levels and the peak current levels: Table 1: IEC ESD Test Voltage Levels Contact Discharge Air Discharge Level Test Voltage (kv) Peak Current Level Test Voltage (kv) (A) * Special Special * Special * is an open level. The level has to be specified in the dedicated equipment speciation. If higher voltages than those shown are specified, special test equipment may be needed. Figure 1 depicts the basic shape of the IEC ESD pulse and shows the timing sequence of the test pulses. TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 3
4 2.2 Figure 1: Current Waveform of IEC ESD Pulse and Timing Sequence of Test IEC Electrical Fast Transient/Burst Immunity Test The IEC electrical fast transient (EFT) or burst immunity test is meant to simulate the switching transients caused by the interruption of inductive loads, relay contact bounce, etc. The EFT test is performed on power lines, I/O data lines, I/O control lines and earth wires. The EFT test is a burst of pulses that have predetermined amplitude and limited duration. The typical duration of a burst is 15 ms at a repetition rate of 5 khz, although 100 khz repetition is a more realistic test. The burst period, which is the time from the start of one burst to the start of the next burst, is 300 ms. The test requires the application of six burst frames of ten seconds duration with ten second pauses between frames. In a typical EFT test sequence 3 million pulses will be delivered to the DUT via a capacitive clamp which couples the energy into the system. Table 2 shows the IEC EFT test voltage levels and repetition rates: Table 2: IEC ESD Test Voltage Levels On Power Port, PE On I/O Signal, data and control ports Level Test Voltage (kv) Repetition Rate (khz) Test Voltage (kv) Repetition Rate (khz) or or or or or or or or 100 * Special Special * Special *Is an open level. The level has to be specified in the dedicated equipment specification. Figure 2 depicts the basic shape of the IEC EFT pulse and shows the timing sequence of the test pulses. Figure 2: Voltage waveform of an EFT (Burst) Pulse and Timing Sequence of an Entire Test Cycle TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 4
5 2.3 IEC Surge Immunity Test The IEC Surge immunity test is the most severe transient immunity test in terms of current and duration. This test is meant to simulate transients caused by direct or indirect lightning strikes as well as the switching of power systems including load changes and short circuits. The surge generator s output waveforms are specified for open and short circuit conditions. Characteristics for this test are high current (due to low generator impedance) and long pulse duration. Pulse duration for the surge immunity test is approximately 1000 times longer than that of IEC ESD and IEC EFT, resulting in high-energy pulses. This test requires five positive surge pulses and five negative surge pulses with a time interval between pulses of one minute. Typically though, this time interval is reduced to something shorter than one minute to help reduce overall test time. Table 3: IEC Surge Open Circuit Voltage Test Levels Level Open-circuit voltage ±10% (kv) * Special * Can be any level above, below, or in between the other levels. This level can be specified in the product standard. Figure 3 depicts the basic shape of the IEC surge pulse and shows the timing sequence of the test pulses. Figure 3: Voltage and Current waveform of a Surge Pulse and Timing Sequence of a Test Cycle 3 System Description In this TI Design, a TVS diode is implemented on each bus line along with series pulse proof resistors, metal oxide varistors (MOVs), and a transient blocking unit (TBU) protecting the RS-485 transceiver from lethal ESD, EFT (burst), and surge transients. The TVS diode acts as a clamping circuit redirecting the transient energy to ground while the pulse proof resistors act as a current limiter to protect the transceiver from dangerous overvoltage conditions. The MOV protects the Bourns TBU from exposure to excessive transient voltage, clamping or crowbarring the transient to a level less than the impulse. When the transient current exceeds TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 5
6 the TBU trigger current limit, the sub-microsecond response of the TBU limits the current flow to the transceiver. The MOV reduces the transients to a few hundred volts of clamping voltage while the TBUs limit transient current to less than 1 ma. Figure 4 shows the TI Design with all of its components: Figure 4: RS-485 Transceiver with TVS Diode, Series Pulse Proof Resistors, MOV, and TBU MOSFETs 4 TIA/EIA-485 Standard and Transceivers 4.1 TIA/EIA-485 Standard TIA/EIA-485 is a differential signaling standard which defines the electrical characteristics of drivers and receivers used to implement a balanced, multi-point transmission line. A compliant TIA/EIA-485 transceiver must support a differential signal of 1.5 V across a 54 Ω load as well as a -7 V-to-+12 V common mode voltage range. RS-485 transceivers are designed to support a wide range of serial data transmission data rates over very long distances (up to ~1000 meters). Texas Instruments RS-485 transceivers meet or exceed the requirements set by the TIA/EIA- 485 standard and support other features like automatic polarity correction, receiver equalization, 1.8 V I/O levels, and integrated IEC ESD protection. While all of these features are nice to have, this TI Design only focuses on the SN65HVD3082E (a standard 5-V RS-485 transceiver), and the SN65HVD82 (a 5-V transceiver with integrated IEC ESD protection) SN65HVD3082E The SN65HVD308xE family of transceivers support half-duplex operation and are designed for RS-485 data bus networks. They are powered by a 5-V supply, support data rates up to 20 Mbps, and are fully compliant to the TIA/EIA-485 standard SN65HVD82 TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 6
7 The SN65HVD82 transceiver supports half-duplex operation and is designed for RS-485 data bus networks in demanding industrial applications. The SN65HVD82 is powered by a 5-V supply, is optimized for data rates up to 250 kbps, and is fully compliant to the TIA/EIA-485 standard. The bus pins, A and B, have integrated ESD protection making them robust to ESD events with high levels of protection against HBM, Air-Gap Discharge, CDM, IEC , and IEC The SN65HVD82 supports ±12 kv of IEC ESD protection, ±16 kv HBM protection, and ± 4kV IEC EFT protection on die. 5 System Design Theory This TI Design features a very robust three stage protection scheme that includes a TVS diode, a transient blocking unit (TBU), a metal oxide varistor (MOV), series pulse proof resistors, a pad site for an 8 pin SOIC RS-485 transceiver with the SN65HVD82 installed, and banana jacks for injecting the ESD, EFT, and surge test pulses. The concept behind the design is to protect the RS-485 transceiver from lethal transients caused by electrostatic discharge during handling, interruption of inductive loads, relay contact bounce, and/or lightning strikes. Without protection, if the energy that is delivered during one of these transient events is large enough in amplitude it can permanently damage the device. The TVS is used to provide protection against voltage transients. It acts as a clamping circuit to redirect any high energy pulses to ground and away from the transceiver. The diode needs to be rated for the type of energy levels that are expected per the design. This design was done with the IEC standard in mind, and the CDSOT23-SM712 is rated for this application. The TBU high speed protector is used to shield the TVS diode and the RS-485 driver from AC power cross events or large transients as well as overcurrent conditions. When the transient current exceeds the trigger current level on the TBU device, the TBU clamps or crowbars the current to a safe level by transitioning to a high impedance state. The MOV protects the TBU device from high voltage surges caused by lightning strikes, power contact, and power induction. The MOV device has a fast turn on time and a high current handling capability to protect the TBU, TVS and RS-485 transceiver. The series pulse-proof resistors on the A and B bus lines limit the residual clamping current the transceiver sees if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors are typically very low in value (~10-20Ω) and should be selected to accommodate the appropriate power levels. 6 Getting Started Hardware The reference design `includes a CDSOT23-SM712 TVS diode from Bourns, a TBU-CA WH from Bourns, a MOV-14D561KTR from Bourns, pulse proof resistors, and a SN65HVD82 RS-485 transceiver from Texas Instruments. V CC and GND are connected to the reference design via the banana jacks that can be identified via the silkscreen on the board. The device can be placed into drive mode by pulling the driver enable (DE) pin high via the three pin berg header labeled DE. Pulling DE low disables the driver. The board can be placed into receive mode by pulling the receiver enable pin low (/RE) via the three pin berg header labeled /RE. Pulling /RE high disables the receiver. Once the proper mode is enabled, the device functionality can be checked via the three pin berg header labeled R which is the receiver pin, the three pin berg header labeled D which is the driver pin, and the bus pins via single terminal berg pins labeled A and B. TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 7
8 Once device functionality is verified, the transient testing can be done via the two banana jacks connected to the bus pins. The IEC ESD contact test pulses can be injected onto the bus pins by directly touching the banana jacks and discharging the pulses. The IEC ESD air test pulses can be injected onto the bus pins by using either the banana jacks or the single pole berg headers by approaching the contact point slowly until the ESD gun discharges. Care should be taken to ensure that the appropriate bus pin is struck during the air testing as the ESD pulse can jump from pin to pin if the ESD gun is close to both the A and B pins. The EFT test can be performed by connecting the bus wire to the A and B pins and inserting it into the capacitive clamp defined by the IEC standard. The surge generator uses shrouded banana jacks to couple the energy onto the bus pins directly. When performing these types of compliance tests, the test methods should be followed as they are laid out in the standards documentation. After each test level is completed the leakage current should be observed and verified with the leakage current prior to the test, as this can be an indication that something has been broken in the device. The device should be checked for general functionality in both the driver and receiver directions. Figure 5 shows an overview of the board with descriptions of each point. Figure 5: RS-485 Transient EVM Overview 7 Test Setup Figures 5, 6, and 7 show the test setups used in the IEC immunity compliance testing for this RS-485 design. Figure 5 shows the IEC ESD setup. The setup used for this testing is fully compliant to the IEC ESD specification. Figure 6 shows the EFT and surge generator box. The EFT/surge generator box is made by EMC-Partner and is model number CDN-UTP. Figure 7 shows the complete test setup with the capacitive clamp defined in the IEC standard as well as the protective cases used to encase the DUTS during testing. Figure 8 TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 8
9 shows a close up image of the capacitive clamp used to couple the EFT pulses onto the bus cable. Figure 6: IEC ESD Compliant Test Setup TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 9
10 Figure 7: Electrical Fast Transient (EFT) and Surge Generator TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 10
11 Figure 8: EFT and Surge Test Setup TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 11
12 Figure 9: EFT Capacitive Clamp 8 Test Data Table 4 summarizes the test results for the SN65HVD3082E and the SN65HVD82 for the IEC ESD immunity test, the IEC EFT immunity test, and the IEC surge immunity test. Table 4: Summary of Test Results Protection Scheme IEC ESD (kv) IEC EFT (kv) IEC Surge (kv) MOV/TBU/TVS MOV/TBU/TVS ±30 Contact ±30 Air ±14 Contact ±30 Air SN65HVD82 SN65HVD3082E ±4 ±6 ±4 ±6 TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 12
13 Table 5: IEC ESD Contact Discharge Test Results RS-485 IEC ESD Test Results Positive Contact ESD Strikes IEC ESD Level SN65HVD82 SN65HVD3082 Board 1 Board 2 Board 3 Board 1 Board 2 Board 3 +4kV +5kV +6kV +7kV +8kV +9kV +10kV +11kV +12kV +13kV +14kV +15kV +16kV NT NT NT +17kV NT NT NT +18kV NT NT NT +19kV NT NT NT +20kV NT NT NT +21kV NT NT NT +22kV NT NT NT +23kV NT NT NT +24kV NT NT NT +25kV NT NT NT +26kV NT NT NT +27kV NT NT NT +28kV NT NT NT +29kV NT NT NT +30kV NT NT NT IEC ESD Level Negative Contact ESD Strikes Board 1 Board 2 Board 3 Board 1 Board 2 Board 3-4kV -5kV -6kV -7kV -8kV -9kV -10kV -11kV -12kV -13kV -14kV -15kV -16kV -17kV -18kV -19kV -20kV -21kV -22kV -23kV -24kV -25kV -26kV -27kV -28kV -29kV -30kV TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 13
14 Table 6: IEC ESD Air Discharge Test Results RS-485 IEC ESD Test Results Positive Air ESD Strikes IEC ESD Level SN65HVD82 SN65HVD3082 Board 1 Board 2 Board 3 Board 1 Board 2 Board 3 +4kV +5kV +6kV +7kV +8kV +9kV +10kV +11kV +12kV +13kV +14kV +15kV +16kV +17kV +18kV +19kV +20kV +21kV +22kV +23kV +24kV +25kV +26kV +27kV +28kV +29kV +30kV IEC ESD Level Negative Air ESD Strikes Board 1 Board 2 Board 3 Board 1 Board 2 Board 3-5kV -6kV -7kV -8kV -9kV -10kV -11kV -12kV -13kV -14kV -15kV -16kV -17kV -18kV -19kV -20kV -21kV -22kV -23kV -24kV -25kV -26kV -27kV -28kV -29kV -30kV TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 14
15 Table 7: IEC Electrical Fast Transient Test Results RS-485 IEC EFT Test Results Positive EFT Strikes IEC EFT Level SN65HVD82 Board 1 SN65HVD82 Board 2 SN65HVD82 Board kV +1kV +2kV +4kV Negative EFT Strikes IEC EFT Level SN65HVD82 Board 1 SN65HVD82 Board 2 SN65HVD82 Board 3-0.5kV -1kV -2kV -4kV Positive EFT Strikes IEC EFT Level SN65HVD3082E Board 1 SN65HVD3082E Board 2 SN65HVD3082E Board kV +1kV +2kV +4kV Negative EFT Strikes IEC EFT Level SN65HVD3082E Board 1 SN65HVD3082E Board 2 SN65HVD3082E Board 3-0.5kV -1kV -2kV -4kV TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 15
16 Table 8: IEC Surge Test Results RS-485 IEC Surge Test Results Positive Surge Strikes IEC EFT Level SN65HVD82 Board 1 SN65HVD82 Board 2 SN65HVD82 Board kV +1kV +2kV +4kV +6kV Negative Surge Strikes IEC EFT Level SN65HVD82 Board 1 SN65HVD82 Board 2 SN65HVD82 Board kV +1kV +2kV +4kV +6kV Positive Surge Strikes IEC EFT Level SN65HVD3082E Board 1 SN65HVD3082E Board 2 SN65HVD3082E Board kV +1kV +2kV +4kV +6kV Negative Surge Strikes IEC EFT Level SN65HVD3082E Board 1 SN65HVD3082E Board 2 SN65HVD3082E Board kV +1kV +2kV +4kV +6kV 8.1 Test Results The test results show that by adding the TVS diode, the transient blocking unit, the metal oxide varistor, and the pulse proof resistors to the A and B bus lines of both the SN65HVD3082E and SN65HVD82 transceivers, the transient immunity increases significantly. The designs pass IEC ESD level 4 criteria, IEC EFT level 4 criteria, and IEC surge level 4 criteria. Both designs also fall into the special characteristic per the IEC ESD standard as the SN65HVD3082E passes IEC ESD up to ±14 kv while the SN65HVD82 passes up to ±30 kv IEC ESD, surpassing the level 4 ESD voltage. Not every design or application will require ±30 kv of ESD protection, but for those applications that do, the SN65HVD82 coupled with the CDSOT23-SM712 TVS diode, the TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 16
17 TBU-CA WH, and the MOV-14D561KTR from Bourns will provide this as well as level 4 IEC ESD and surge protection. For designs that do not require this level of protection but need to be rated up to level 4 IEC ESD (±8 kv), coupling the SN65HVD3082E with the same CDSOT23-SM712 TVS diode, TBU-CA WH, and MOV-14D561KTR from Bourns takes a standard RS-485 transceiver with no integrated IEC ESD protection to ±14 kv IEC ESD protection and level 4 IEC EFT/surge Design Files 9.1 Schematics To download the Schematics for each board, see the design files at TIDA Figure 10: IEC ESD RS-485 Bus Protection Schematic 9.2 Bill of Materials To download the Bill of Materials for each board, see the design files at TIDA TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 17
18 Table 1: TIDA BOM Bill Of Materials TIDA IEC ESD/EFT/Surge Protected RS-485 Item Qty Reference Value Manufacturer Manufacturer Part Number PCB Footprint 1 1 C1 10µF Any (5V+ Rating) T491D106K025AT (EIA) 2 1 C2 2.2µF Any (5V+ Rating) GRM31CR71H225KA88L 1206' 3 1 C3 1.0µF Any (5V+ Rating) C0805C105J4RACTU 0805' 4 2 C4, C5 0.1µF Any (5V+ Rating) GRM188R71H104KA93D 0603' 5 2 C6, C7 DNI Any (5V+ Rating) DNI DNI 6 1 D1 CDSOT23-SM712 Bourns Inc CDSOT23-SM712 SOT J1, J2 Banana Plug - Metal Emerson Network Power mm 8 12 JMP1, JMP2, JMP3, JMP4 HTSW G-S Samtec Inc HTSW G-S 0.1" 9 2 JMP5, JMP6 HTSW G-S Samtec Inc HTSW G-S 0.1" 10 2 MOV1, MOV2 MOV-14D561KTR Bourns Inc MOV-10D201K Disc 10mm 11 2 P1, P2 Banana Plug - Metal Emerson Network Power mm 12 7 R1, R2, R3, R4, R5, R6, R7 49.9' Any (1% Tolerance) ERJ-3EKF49R9V 0603' 13 2 R8, R ohm Any (1% Tolerance) CRCW060310R0FKEAHP 0603' 14 2 TBU1, TBU2 TBU-CA WH Bourns TBU-CA WH SMD 15 1 U1 SN65HVD82 Texas Instruments SN65HVD82 SOIC
19 9.3 PCB Layout Recommendations 1) Place the protection circuitry close to the bus connector to prevent noise transients from entering the board. 2) Use V CC and ground planes to provide low-inductance. i. NOTE: High-frequency currents follow the path of least inductance and not the path of least impedance. 3) Design the protection components into the direction of the signal path. Do not force the transient s currents to divert from the signal path to reach the protection device. 4) Apply 100-nF to 220-nF bypass capacitors as close as possible to the VCC pins of transceiver, UART, and controller ICs on the board. 5) Use at least two vias for VCC and ground connections of bypass capacitors and protection devices to minimize effective via-inductance. 6) Use 1-kΩ to 10-kΩ pull up or pull-down resistors for enable lines to limit noise currents in these lines during transient events. 7) Insert series pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up. R 5 C 4 Via to ground Via to V CC MCU 6 6 R R SN65HVD82/ 3082E R 7 R 5 R 5 1 TVS TBU TBU 1 MOV MOV 1 JMP Figure 11: Layout Example
20 9.3.1 Layout Prints To download the Layout Prints for each board, see the design files at TIDA TOP SILKSCREEN Figure 12: Top Silkscreen TOP SOLDER MASK Figure 13: Top Solder Mask TOP LAYER TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 20
21 Figure 14: Top Layer BOTTOM LAYER Figure 15: Bottom Layer TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 21
22 BOTTOM SOLDER MASK Figure 16: Bottom Solder Mask BOTTOM SILKSCREEN Figure 17: Bottom Silkscreen TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 22
23 MECHANICAL DIMENSIONS Figure 18: Mechanical Dimensions TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 23
24 9.4 Layout Guidelines Bulk power supply decoupling capacitors filter out power supply noise Local decoupling using a 0.1uF cap Place protection close to connector to minimize transient energy coupling into the system Place pulse proof resistors after protection components to limit the residual clamping current that the transceiver sees. Figure 19: Layout Guidelines TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 24
25 9.5 Gerber files To download the Gerber files for each board, see the design files at TIDA Figure 20: Gerber File
26 9.6 Assembly Drawings To download the Assembly Drawings for each board, see the design files at TIDA Figure 21: Assembly Drawing TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 26
27 10 References 1. Texas Instruments Application Report, Protecting RS-485 Interfaces Against Lethal Electrical Transients, SLLA292A, About the Author Michael Peffers is an applications engineer at Texas Instruments supporting the RS-485, LVDS, PECL, CAN, LIN, IO-Link, and Profibus interface products. Michael is responsible for developing reference designs solutions for the industrial segment and direct customer support including onsite support as well as onsite training. Michael is also responsible for producing technical content such as application notes, datasheets, white papers, and is the author of a recurring blog on the Texas Instruments E2E forum called Analog Wire: Get Connected. Michael brings to this role his experience in high-speed SERDES applications as well as experience in the optical transceiver space. Michael earned his Bachelors of Science in Electrical Engineering (BSEE) from the University of Central Florida (UCF). TIDUAS1 - November 2015 IEC ESD, EFT, and Surge RS-485 Bus Protection 27
28 IMPORTANT NOTICE FOR TI REFERENCE DESIGNS Texas Instruments Incorporated ("TI") reference designs are solely intended to assist designers ( Buyers ) who are developing systems that incorporate TI semiconductor products (also referred to herein as components ). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer s systems and products. TI reference designs have been created using standard laboratory conditions and engineering practices. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design. TI may make corrections, enhancements, improvements and other changes to its reference designs. Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI REFERENCE DESIGNS ARE PROVIDED "AS IS". TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER S USE OF TI REFERENCE DESIGNS. TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI s terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers products and applications, Buyers should provide adequate design and operating safeguards. Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer s safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use. Only those TI components that TI has specifically designated as military grade or enhanced plastic are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer's risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.IMPORTANT NOTICE Mailing Address: Texas Instruments, Post Office Box , Dallas, Texas 75265
Wireless Subwoofer TI Design Tests
Wireless Subwoofer TI Design Tests This system design was tested for THD+N vs. frequency at 5 watts and 30 watts and THD+N vs. power at 00. Both the direct analog input and the wireless systems were tested.
Multi-Transformer LED TV Power User Guide. Anderson Hsiao
Multi-Transformer LED TV Power User Guide Anderson Hsiao Operation Range Input Range: 90Vac~264Vac 47Hz~63Hz Dimming Range: Reverse Signal 0V ~ 5V 100Hz ~200Hz 1%~100% Output Range :STBY-5V 20mA~1A 5V
Texas Instruments. FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA
Texas Instruments FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA 12/05/2014 1 General 1.1 PURPOSE Provide the detailed data for evaluating and verifying the FB-PS-LLC. The FB-PS-LLC is a Full
TI Designs Precision: Verified Design Comparator with Hysteresis Reference Design
TI Designs Precision: Verified Design Comparator with Hysteresis Reference Design Art Kay, Timothy Claycomb TI Designs Precision TI Designs Precision are analog solutions created by TI s analog experts.
August 2001 PMP Low Power SLVU051
User s Guide August 2001 PMP Low Power SLVU051 IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service
Technical Article MS-2443
. MS-2443 Safeguard Your RS-485 Communication Networks from Harmful EMC Events by James Scanlon, Senior Evaluation Engineer, Analog Devices, Inc., and Koenraad Rutgers, Senior Field Applications Engineer,
AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier
Application Report SLAA552 August 2012 AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier Ambreesh Tripathi and Harmeet Singh Analog/Digital Converters ABSTRACT
IEC 1000-4-2 ESD Immunity and Transient Current Capability for the SP72X Series Protection Arrays
IEC 00-4-2 ESD Immunity and Transient Current Capability for the SP72X Series Protection Arrays Application Note July 1999 AN9612.2 Author: Wayne Austin The SP720, SP721, SP723, and SP724 are protection
AN3353 Application note
Application note IEC 61000-4-2 standard testing Introduction This Application note is addressed to technical engineers and designers to explain how STMicroelectronics protection devices are tested according
Cable Discharge Event
Cable Discharge Event 1.0 Introduction The widespread use of electronic equipment in various environments exposes semiconductor devices to potentially destructive Electro Static Discharge (ESD). Semiconductor
CAN bus ESD protection diode
Rev. 04 15 February 2008 Product data sheet 1. Product profile 1.1 General description in a small SOT23 (TO-236AB) Surface-Mounted Device (SMD) plastic package designed to protect two automotive Controller
How to design SMPS to Pass Common Mode Lightning Surge Test
Application Note, V1.0, September 2006 How to design SMPS to Pass Common Mode Lightning Surge Test Power Management & Supply N e v e r s t o p t h i n k i n g. Edition 2006-09-06 Published by Infineon
LIN-bus ESD protection diode
Rev. 3 31 May 2011 Product data sheet 1. Product profile 1.1 General description in a very small SOD323 (SC-76) Surface-Mounted Device (SMD) plastic package designed to protect one automotive Local Interconnect
Evaluation Board for the AAT1275 Boost Converter with USB Power Switch
Introduction EVALUATION BOARD DATA SHEET The AAT1275 evaluation board provides a platform for test and evaluation of the AAT1275 switching boost converter with USB Power Switch. The evaluation board demonstrates
LC03-6R2G. Low Capacitance Surface Mount TVS for High-Speed Data Interfaces. SO-8 LOW CAPACITANCE VOLTAGE SUPPRESSOR 2 kw PEAK POWER 6 VOLTS
Low Capacitance Surface Mount TVS for High-Speed Data terfaces The LC3- transient voltage suppressor is designed to protect equipment attached to high speed communication lines from ESD, EFT, and lighting.
AN96-07. Surging Ideas TVS Diode Application Note PROTECTION PRODUCTS. TRANSIENT IMMUNITY STANDARDS: IEC 61000-4-x
TRANSIENT IMMUNITY STANDARDS: IEC 61000-4-x On January 1, 1996, exports into Europe began facing some tough transient immunity standards. The International Electrotechnical Commission (IEC), a worldwide
SKY16406-381LF: 2.2-2.8 GHz Two-Way, 0 Degrees Power Divider
DATA SHEET SKY16406-381LF: 2.2-2.8 GHz Two-Way, 0 Degrees Power Divider Applications TD-LTE systems Satellite communications 2.4 GHz ISM band Features Low insertion loss: 0.3 db @ 2.5 GHz High isolation:
The 74LVC1G11 provides a single 3-input AND gate.
Rev. 8 17 September 2015 Product data sheet 1. General description The provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this
CLA4607-085LF: Surface Mount Limiter Diode
DATA SHEET CLA4607-085LF: Surface Mount Limiter Diode Applications Low-loss, high-power limiters Receiver protectors Anode (Pin 1) Anode (Pin 3) Features Low thermal resistance: 55 C/W Typical threshold
IrDA Transceiver with Encoder/Decoder
PRELIMINARY IrDA Transceiver with Encoder/Decoder FEATURES Micropower in the Sleep Mode, (2µA) 3V to 5V Operation Wide Dynamic Receiver Range from 200nA to 50mA Typical Direct Interface to IrDA Compatible
Low-power configurable multiple function gate
Rev. 7 10 September 2014 Product data sheet 1. General description The provides configurable multiple functions. The output state is determined by eight patterns of 3-bit input. The user can choose the
Evaluation Board User Guide UG-127
Evaluation Board User Guide UG-127 One Technology Way P.O. Box 9106 Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 Fax: 781.461.3113 www.analog.com Evaluation Board for High Speed Op Amps Offered in
Femtofarad bidirectional ESD protection diode
Rev. 3 24 October 2011 Product data sheet 1. Product profile 1.1 General description Femtofarad bidirectional ElectroStatic Discharge (ESD) protection diode in a leadless ultra small SOD882 Surface-Mounted
PRTR5V0U2F; PRTR5V0U2K
Rev. 02 19 February 2009 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance double rail-to-rail ElectroStatic Discharge (ESD) protection devices in leadless ultra small
AND8326/D. PCB Design Guidelines for Dual Power Supply Voltage Translators
PCB Design Guidelines for Dual Power Supply Voltage Translators Jim Lepkowski ON Semiconductor Introduction The design of the PCB is an important factor in maximizing the performance of a dual power supply
3-to-8 line decoder, demultiplexer with address latches
Rev. 7 29 January 2016 Product data sheet 1. General description The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance with JEDEC
SiGe:C Low Noise High Linearity Amplifier
Rev. 2 21 February 2012 Product data sheet 1. Product profile 1.1 General description The is a low noise high linearity amplifier for wireless infrastructure applications. The LNA has a high input and
PESDxU1UT series. 1. Product profile. Ultra low capacitance ESD protection diode in SOT23 package. 1.1 General description. 1.
Rev. 02 20 August 2009 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance ElectroStatic Discharge (ESD) protection diode in a SOT23 (TO-236AB) small SMD plastic package
SMS7630-061: Surface Mount, 0201 Zero Bias Silicon Schottky Detector Diode
DATA SHEET SMS7630-061: Surface Mount, 0201 Zero Bias Silicon Schottky Detector Diode Applications Sensitive RF and microwave detector circuits Sampling and mixer circuits High volume wireless systems
Application Report. 1 Description of the Problem. Jeff Falin... PMP Portable Power Applications ABSTRACT
Application Report SLVA255 September 2006 Minimizing Ringing at the Switch Node of a Boost Converter Jeff Falin... PMP Portable Power Applications ABSTRACT This application report explains how to use proper
SDLS068A DECEMBER 1972 REVISED OCTOBER 2001. Copyright 2001, Texas Instruments Incorporated
SN54174, SN54175, SN54LS174, SN54LS175, SN54S174, SN54S175, SN74174, SN74175, SN74LS174, SN74LS175, SN74S174, SN74S175 PRODUCTION DATA information is current as of publication date. Products conform to
ESD7484. 4-Line Ultra-Large Bandwidth ESD Protection
4-Line Ultra-Large Bandwidth ESD Protection Functional Description The ESD7484 chip is a monolithic, application specific discrete device dedicated to ESD protection of the HDMI connection. It also offers
NUP4106. Low Capacitance Surface Mount TVS for High-Speed Data Interfaces SO 8 LOW CAPACITANCE VOLTAGE SUPPRESSOR 500 WATTS PEAK POWER 3.
Low Capacitance Surface Mount TVS for High-Speed Data Interfaces The NUP0 transient voltage suppressor is designed to protect equipment attached to high speed communication lines from ESD and lightning.
Supply voltage Supervisor TL77xx Series. Author: Eilhard Haseloff
Supply voltage Supervisor TL77xx Series Author: Eilhard Haseloff Literature Number: SLVAE04 March 1997 i IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to
IP4294CZ10-TBR. ESD protection for ultra high-speed interfaces
XSON1 Rev. 4 1 November 213 Product data sheet 1. Product profile 1.1 General description The device is designed to protect high-speed interfaces such as SuperSpeed USB, High-Definition Multimedia Interface
CAN Bus Transceivers Operate from 3.3V or 5V and Withstand ±60V Faults
CAN Bus Transceivers Operate from 3.3V or 5V and Withstand ±6 Faults Ciaran Brennan design features The LTC2875 is a robust CAN bus transceiver that features ±6 overvoltage and ±25kV ESD tolerance to reduce
ESDLIN1524BJ. Transil, transient voltage surge suppressor diode for ESD protection. Features. Description SOD323
Transil, transient voltage surge suppressor diode for ESD protection Datasheet production data Features Max peak pulse power 160 W (8/0 µs) Asymmetrical bidirectional device Stand-off voltage: 15 and 4
IP4220CZ6. 1. Product profile. Dual USB 2.0 integrated ESD protection. 1.1 General description. 1.2 Features and benefits. 1.
SOT457 Rev. 5 8 July 2011 Product data sheet 1. Product profile 1.1 General description The is designed to protect I/O lines sensitive to capacitive load, such as USB 2.0, ethernet, Digital Video Interface
NUP2105L, SZNUP2105L. Dual Line CAN Bus Protector SOT 23 DUAL BIDIRECTIONAL VOLTAGE SUPPRESSOR 350 W PEAK POWER
Dual Line CAN Bus Protector The SZ/NUP215L has been designed to protect the CAN transceiver in high speed and fault tolerant networks from ESD and other harmful transient voltage events. This device provides
Application Note AN107
Murata Balun for CC253x and CC254x LFB182G45BG2D280 By Fredrik Kervel Keywords Balun LFB182G45BG2D280 CC253x CC254x CC257x CC85xx 1 Introduction Murata s LFB182G45BG2D280 integrated balun is specially
OLF500: High CMR, High-Speed Logic Gate Hermetic Surface Mount Optocoupler
TM DATA SHEET OLF500: High CMR, High-Speed Logic Gate Hermetic Surface Mount Optocoupler Features Hermetic SMT flat-pack package Electrical parameters guaranteed over 55 C to +125 C ambient temperature
SMARTCARD XPRO. Preface. SMART ARM-based Microcontrollers USER GUIDE
SMART ARM-based Microcontrollers SMARTCARD XPRO USER GUIDE Preface Atmel SMARTCARD Xplained Pro is an extension board to the Atmel Xplained Pro evaluation platform. Atmel SMARTCARD Xplained Pro is designed
HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate
Rev. 6 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad 2-input NAND gate. The outputs are fully buffered for the highest noise
74HC238; 74HCT238. 3-to-8 line decoder/demultiplexer
Rev. 4 27 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive
74HC154; 74HCT154. 4-to-16 line decoder/demultiplexer
Rev. 7 29 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a. It decodes four binary weighted address inputs (A0 to A3) to sixteen mutually
SN54165, SN54LS165A, SN74165, SN74LS165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS
The SN54165 and SN74165 devices SN54165, SN54LS165A, SN74165, SN74LS165A PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments
10 ma LED driver in SOT457
SOT457 in SOT457 Rev. 1 20 February 2014 Product data sheet 1. Product profile 1.1 General description LED driver consisting of resistor-equipped PNP transistor with two diodes on one chip in an SOT457
BAT54 series SOT23 Schottky barrier diodes Rev. 5 5 October 2012 Product data sheet 1. Product profile 1.1 General description
SOT2 Rev. 5 5 October 2012 Product data sheet 1. Product profile 1.1 General description Planar with an integrated guard ring for stress protection, encapsulated in a small SOT2 (TO-26AB) Surface-Mounted
8-bit binary counter with output register; 3-state
Rev. 3 24 February 2016 Product data sheet 1. General description The is an 8-bit binary counter with a storage register and 3-state outputs. The storage register has parallel (Q0 to Q7) outputs. The binary
74HC02; 74HCT02. 1. General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate
Rev. 5 26 November 2015 Product data sheet 1. General description 2. Features and benefits The is a quad 2-input NOR gate. Inputs include clamp diodes. This enables the use of current limiting resistors
74HC377; 74HCT377. 1. General description. 2. Features and benefits. 3. Ordering information
Rev. 4 24 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an octal positive-edge triggered D-type flip-flop. The device features clock (CP)
A Low-Cost, Single Coupling Capacitor Configuration for Stereo Headphone Amplifiers
Application Report SLOA043 - December 1999 A Low-Cost, Single Coupling Capacitor Configuration for Stereo Headphone Amplifiers Shawn Workman AAP Precision Analog ABSTRACT This application report compares
TSL213 64 1 INTEGRATED OPTO SENSOR
TSL 64 INTEGRATED OPTO SENSOR SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 Contains 64-Bit Static Shift Register Contains Analog Buffer With Sample and Hold for Analog Output Over Full Clock Period Single-Supply
Atmel AVR1017: XMEGA - USB Hardware Design Recommendations. 8-bit Atmel Microcontrollers. Application Note. Features.
Atmel AVR1017: XMEGA - USB Hardware Design Recommendations Features USB 2.0 compliance - Signal integrity - Power consumption - Back driver voltage - Inrush current EMC/EMI considerations Layout considerations
Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial
Application Report SLAA672 July 2015 Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial Sanjay Pithadia, N. Navaneeth Kumar ABSTRACT This application report explains different parameters
IP4234CZ6. 1. Product profile. Single USB 2.0 ESD protection to IEC 61000-4-2 level 4. 1.1 General description. 1.2 Features. 1.
Rev. 01 16 April 2009 Product data sheet 1. Product profile 1.1 General description The is designed to protect Input/Output (I/O) USB 2.0 ports, that are sensitive to capacitive loads, from being damaged
LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology
LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology Literature Number: SNVA553 LM5030 Application DC DC Converter Utilizing the Push-Pull Topology 1 Push-Pull Topology D1 L +
Product Overview 2Pro AC Devices Provide Overcurrent/ Overvoltage/Overtemperature Protection for AC Industrial and Appliance Applications
Product Overview Provide Overcurrent/ Overvoltage/Overtemperature Protection for AC Industrial and Appliance Applications The 2Pro AC family of devices provide integrated overcurrent/overvoltage/ overtemperature
SKYA21012: 20 MHz to 6.0 GHz GaAs SPDT Switch
DATA SHEET SKYA2112: 2 MHz to 6. GHz GaAs SPDT Switch Automotive Applications INPUT Infotainment Automated toll systems Output1 Output2 Garage door opener 82.11 b/g/n WLAN, Bluetooth systems Wireless control
High-speed switching diodes. Type number Package Configuration Package NXP JEITA JEDEC
Rev. 8 18 November 2010 Product data sheet 1. Product profile 1.1 General description, encapsulated in small Surface-Mounted Device (SMD) plastic packages. Table 1. Product overview Type number Package
LUXEON LEDs. Circuit Design and Layout Practices to Minimize Electrical Stress. Introduction. Scope LED PORTFOLIO
LED PORTFOLIO LUXEON LEDs Circuit Design and Layout Practices to Minimize Electrical Stress Introduction LED circuits operating in the real world can be subjected to various abnormal electrical overstress
74HC2G02; 74HCT2G02. 1. General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate
Rev. 5 27 September 2013 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual 2-input NOR gate. Inputs include clamp diodes. This enables the use of
PL-277x Series SuperSpeed USB 3.0 SATA Bridge Controllers PCB Layout Guide
Application Note PL-277x Series SuperSpeed USB 3.0 SATA Bridge Controllers PCB Layout Guide Introduction This document explains how to design a PCB with Prolific PL-277x SuperSpeed USB 3.0 SATA Bridge
Schottky barrier quadruple diode
Rev. 3 8 October 2012 Product data sheet 1. Product profile 1.1 General description with an integrated guard ring for stress protection. Two electrically isolated dual Schottky barrier diodes series, encapsulated
Interfacing Intel 8255x Fast Ethernet Controllers without Magnetics. Application Note (AP-438)
Interfacing Intel 8255x Fast Ethernet Controllers without Magnetics Application Note (AP-438) Revision 1.0 November 2005 Revision History Revision Revision Date Description 1.1 Nov 2005 Initial Release
Low forward voltage High breakdown voltage Guard-ring protected Hermetically sealed glass SMD package
Rev. 6 10 September 2010 Product data sheet 1. Product profile 1.1 General description Planar with an integrated guard ring for stress protection, encapsulated in a small hermetically sealed glass SOD80C
How To Close The Loop On A Fully Differential Op Amp
Application Report SLOA099 - May 2002 Fully Differential Op Amps Made Easy Bruce Carter High Performance Linear ABSTRACT Fully differential op amps may be unfamiliar to some designers. This application
74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state
Rev. 7 4 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an 8-bit positive-edge triggered D-type flip-flop with 3-state outputs. The device
PUSB3FR4. 1. Product profile. ESD protection for ultra high-speed interfaces. 1.1 General description. 1.2 Features and benefits. 1.
XSON1 Rev. 1 26 January 215 Product data sheet 1. Product profile 1.1 General description The device is designed to protect high-speed interfaces such as SuperSpeed USB 3.1 at 1 Gbps, High-Definition Multimedia
HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register
Rev. 10 21 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an (parallel-to-serial converter) with a synchronous serial data input (DS), a clock
74HCU04. 1. General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter
Rev. 7 8 December 2015 Product data sheet 1. General description The is a hex unbuffered inverter. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to
74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger
Rev. 5 30 November 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual negative edge triggered JK flip-flop featuring individual J and K inputs,
SINGLE-SUPPLY OPERATION OF OPERATIONAL AMPLIFIERS
SINGLE-SUPPLY OPERATION OF OPERATIONAL AMPLIFIERS One of the most common applications questions on operational amplifiers concerns operation from a single supply voltage. Can the model OPAxyz be operated
1-of-4 decoder/demultiplexer
Rev. 6 1 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications The contains two 1-of-4 decoders/demultiplexers. Each has two address inputs (na0 and na1, an active
14-stage ripple-carry binary counter/divider and oscillator
Rev. 8 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a with three oscillator terminals (RS, REXT and CEXT), ten buffered outputs (Q3 to
LM556 LM556 Dual Timer
LM556 LM556 Dual Timer Literature Number: SNAS549 LM556 Dual Timer General Description The LM556 Dual timing circuit is a highly stable controller capable of producing accurate time delays or oscillation.
3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.
Rev. 02 3 September 2007 Product data sheet 1. General description The provides a 3-input EXCLUSIVE-OR function. The input can be driven from either 3.3 or 5 V devices. This feature allows the use of these
How To Make An Electric Static Discharge (Esd) Protection Diode
Rev. 01 0 October 2008 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance bidirectional ElectroStatic Discharge (ESD) protection diodes in small Surface-Mounted Device
SKY13380-350LF: 20 MHz-3.0 GHz High Power SP4T Switch With Decoder
DATA SHEET SKY13380-350LF: 20 MHz-3.0 GHz High Power SP4T Switch With Decoder Applications GSM/WCDMA/EDGE datacards and handsets Mobile high power switching systems Features Broadband frequency range:
Quad 2-input NAND Schmitt trigger
Rev. 9 15 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a quad two-input NAND gate. Each input has a Schmitt trigger circuit. The gate switches
Designing Gain and Offset in Thirty Seconds
Application Report SLOA097 February 2002 Designing Gain and Offset in Thirty Seconds Bruce Carter High Performance Linear ABSTRACT This document discusses how to design an operational amplifier (op amp)
CM1213A-04SO, SZCM1213A-04SO 4-Channel Low Capacitance ESD Protection Array
CM1213A-04SO, SZCM1213A-04SO 4-Channel Low Capacitance ESD Protection Array Product Description CM1213A 04SO has been designed to provide ESD protection for electronic components or subsystems requiring
Preamplifier Circuit for IR Remote Control
Preamplifier Circuit for IR Remote Control 22906 FEATURES Carrier-out-function: carrier frequency and burst length accurately correspond to the input signal AC coupled response from 20 khz to 60 khz; all
Charged cable event. 1 Goal of the ongoing investigation. 2 Energy sources for the CDE. Content
Charged cable event David Pommerenke, [email protected], 916 785 4550 Last update: Feb.23, 2001 Content Goal Energy sources, which may lead to CDE. Complexity of the different discharge modes. Possible
Hex buffer with open-drain outputs
Rev. 5 27 October 20 Product data sheet. General description The provides six non-inverting buffers. The outputs are open-drain and can be connected to other open-drain outputs to implement active-low
ESD9X3.3ST5G Series, SZESD9X3.3ST5G Series. Transient Voltage Suppressors Micro Packaged Diodes for ESD Protection
ESD9X3.3ST5G Series, SZESD9X3.3ST5G Series Transient Voltage Suppressors Micro Packaged Diodes for ESD Protection The ESD9X Series is designed to protect voltage sensitive components from ESD. Excellent
Design Note DN004. Folded Dipole Antenna for CC25xx By Audun Andersen. Keywords. 1 Introduction CC2500 CC2550 CC2510 CC2511
Folded Dipole Antenna for CC25xx By Audun Andersen Keywords CC2500 CC2550 CC2510 CC2511 Folded Dipole PCB Antenna 2.4 GHz 1 Introduction This document describes a folded dipole PCB antenna design that
AN 17.18. SMSC Design Guide for Power Over Ethernet Applications. 1 Introduction. 1.1 Power Over Ethernet
AN 17.18 SMSC Design Guide for Power Over Ethernet Applications 1 Introduction 1.1 Power Over Ethernet Power over Ethernet (POE) has emerged as a practical method of providing power to Ethernet devices
High-Speed, 5 V, 0.1 F CMOS RS-232 Driver/Receivers ADM202/ADM203
a FEATURES kb Transmission Rate ADM: Small (. F) Charge Pump Capacitors ADM3: No External Capacitors Required Single V Power Supply Meets EIA-3-E and V. Specifications Two Drivers and Two Receivers On-Board
AAT3520/2/4 MicroPower Microprocessor Reset Circuit
General Description Features PowerManager The AAT3520 series of PowerManager products is part of AnalogicTech's Total Power Management IC (TPMIC ) product family. These microprocessor reset circuits are
AAV003-10E Current Sensor
Datasheet AAV003-10E Current Sensor Key Features For Low Current Detection On-Chip Current Strap for Precise Operation 80 ma to +80 ma Linear Range Sensitivity up to 2 mv/ma AC or DC Measurement Ultraminiature
74HC175; 74HCT175. Quad D-type flip-flop with reset; positive-edge trigger
Rev. 5 29 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad positive-edge triggered D-type flip-flop with individual data inputs (Dn)
AN-1733 Load Transient Testing Simplified
Application Report... ABSTRACT The load transient test may be the simplest diagnostic tool available to instantly analyze the loop stability of a system: the visual appearance of the output voltage as
Design Guide for the Control of ESD in the esata Interface
Design Guide for the Control of ESD in the esata Interface Pat Young Principal Engineer Silicon Image, Steelvine Storage Products Scope This document is an informative design guideline only. It is intended
Capacitive-Based Liquid Level Sensing Sensor Reference Design
TI Designs: Capacitive-Based Liquid Level Sensing Sensor Reference Design TI Designs TI Designs provide the foundation that you need including methodology, testing and design files to quickly evaluate
SKY13370-374LF: 0.5 to 6.0 GHz SPDT Switch, 50 Ω Terminated
DATA SHEET SKY13370-374LF: 0.5 to 6.0 GHz SPDT Switch, 50 Ω Terminated Applications WiMAX 802.16 RF1 RF2 Dual-band WLANs (802.11 a/b/g/n) LTE/4G systems 50 Ω 50 Ω Features 50 Ω matched RF ports in all
74HC138; 74HCT138. 3-to-8 line decoder/demultiplexer; inverting
Rev. 6 28 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive
AN460 Using the P82B96 for bus interface
INTEGRATED CIRCUITS 2001 Feb 14 IC12a and IC28 Data Handbook The P82B96 offers many different ways in which it can be used as a bus interface. In its simplest application it can be used as an interface
Triple single-pole double-throw analog switch
Rev. 12 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a triple single-pole double-throw (SPDT) analog switch, suitable
Optocoupler, Phototransistor Output, 4 Pin LSOP, Long Creepage Mini-Flat Package
Optocoupler, Phototransistor Output, 4 Pin LSOP, Long Creepage Mini-Flat Package FEATURES A 4 C Low profile package High collector emitter voltage, V CEO = 8 V 7295-6 DESCRIPTION The has a GaAs infrared
