Alaska 88E1116R Technical Product Brief

Similar documents
88E3015/88E3018. Integrated 10/100 Fast Ethernet Transceiver

Yukon FE+ 88E8040. PCI Express Fast Ethernet Controller with Embedded NV Memory for LOM Applications. Product Brief

88E1111 Product Brief

LatticeSC/Marvell Serial-GMII (SGMII) Physical Layer Interoperability

This application note is written for a reader that is familiar with Ethernet hardware design.

DP83865 DP83865 Gig PHYTER V 10/100/1000 Ethernet Physical Layer

88W8686. Integrated MAC/Baseband/RF SoC PRODUCT OVERVIEW. Product Brief

LAN9514/LAN9514i. USB 2.0 Hub and 10/100 Ethernet Controller PRODUCT FEATURES PRODUCT PREVIEW. Highlights. Target Applications.

How To Write A Gmii Electrical Specifier

Interfacing Intel 8255x Fast Ethernet Controllers without Magnetics. Application Note (AP-438)

Cortina Systems LXT971A Single-Port 10/100 Mbps PHY Transceiver

1000BASE-T and 10/100/1000BASE-T Copper SFP Transceiver

Product Specification. 1000BASE-T RoHS Compliant Copper SFP Transceiver FCLF8520P2BTL / FCLF8521P2BTL / FCLF8522P2BTL

AN-1405 DP83848 Single 10/100 Mb/s Ethernet Transceiver Reduced Media Independent Interface (RMII ) Mode

Small Footprint MII/RMII 10/100 Ethernet Transceiver for Automotive Applications

Application Note. 1. Introduction. 2. Associated Documentation. 3. Gigabit Ethernet Implementation on SAMA5D3 Series. AT91SAM ARM-based Embedded MPU

ZL30136 GbE and Telecom Rate Network Interface Synchronizer

ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram

How To Use Alan8740A/Lan8738Ai (Lan8739A/Llan8770Ai) With A Powerline (Lan) And Powerline Powerline 2 (Lan8840Ai/Lan88

M7250P. PoE Powered. Gigabit Ethernet Media Converter 1000BASE-TX TO 1000BASE-SX/LX. Installation Guide

DAP miniwiggler V3. Application Note. Microcontrollers AP56004 V

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

MDI/MDIX) FEP-32008T-3

LAN9730/LAN9730i. High-Speed Inter-Chip (HSIC) USB 2.0 to 10/100 Ethernet Controller PRODUCT FEATURES DATASHEET. Highlights. Target Applications

MAX II ISP Update with I/O Control & Register Data Retention

RoHS Compliant Copper Small Form Factor Pluggable (SFP) Transceiver for Gigabit Ethernet

High-Speed Inter-Chip (HSIC) USB 2.0 to 10/100 Ethernet

GTS-4E Hardware User Manual. Version: V1.1.0 Date:

10/100BASE-T Copper Transceiver Small Form Pluggable (SFP), 3.3V 100 Mbps Fast Ethernet. Features. Application

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

IrDA Transceiver with Encoder/Decoder

82562EP 10/100 Mbps Platform LAN Connect (PLC)

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

In-System Programmability

10/100/1000BASE-T SFP Transceiver

Using the Agilent 3070 Tester for In-System Programming in Altera CPLDs

LONGLINE 2km XFP Optical Transceiver

DP83847 DP83847 DsPHYTER II - Single 10/100 Ethernet Transceiver

DESCRIPTION FEATURES BLOCK DIAGRAM. PT2260 Remote Control Encoder

Preamplifier Circuit for IR Remote Control

MFRD52x. Mifare Contactless Smart Card Reader Reference Design. Document information

Cable Discharge Event

SFP Copper Transceiver 10/100/1000Base-T

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

USER MANUAL MODEL 2300M SERIES. OpticLink Ethernet Media Converters (2300M, 2310M, 2311M, & 2312M)

SyncLink GT2/GT4 Serial Adapter

X2 LR Optical Transponder, 10Km Reach

LAN7500/LAN7500i. Hi-Speed USB 2.0 to 10/100/1000 Ethernet Controller PRODUCT FEATURES PRODUCT PREVIEW. Highlights. Target Applications.

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

Product Datasheet P MHz RF Powerharvester Receiver

USB-Blaster Download Cable User Guide

CLA LF: Surface Mount Limiter Diode

DK40 Datasheet & Hardware manual Version 2

Extended Boundary Scan Test breaching the analog ban. Marcel Swinnen, teamleader test engineering

Wake on LAN Hardware Implementation Utilizing the Intel EP80579 Integrated Processor Product Line

White Paper Utilizing Leveling Techniques in DDR3 SDRAM Memory Interfaces

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

FEATURES DESCRIPTION APPLICATIONS BLOCK DIAGRAM. PT2272 Remote Control Decoder

2 TO 4 DIFFERENTIAL PCIE GEN1 CLOCK MUX ICS Features

AVR151: Setup and Use of the SPI. Introduction. Features. Atmel AVR 8-bit Microcontroller APPLICATION NOTE

Signal Types and Terminations

LDS WLED Matrix Driver with Boost Converter FEATURES APPLICATION DESCRIPTION TYPICAL APPLICATION CIRCUIT

STCS A max constant current LED driver. Features. Applications. Description

In-System Programming Design TM. Guidelines for ispjtag Devices. Introduction. Device-specific Connections. isplsi 1000EA Family.

NS3L V, 8-Channel, 2:1 Gigabit Ethernet LAN Switch with LED Switch

TYPICAL APPLICATION CIRCUIT. ORDER INFORMATION SOP-EP 8 pin A703EFT (Lead Free) A703EGT (Green)

SFP-TX 1000BASE-T SFP Transceiver 10/100/1000M SFP Transceiver

REALTEK SINGLE CHIP OCTAL 10/100 MBPS FAST ETHERNET TRANSCEIVER RTL8208

8-Port PoE Network Switch

Fast Ethernet and Gigabit Ethernet. Networks: Fast Ethernet 1

SKY LF: 0.5 to 6.0 GHz SPDT Switch, 50 Ω Terminated

4 OUTPUT PCIE GEN1/2 SYNTHESIZER IDT5V41186

BitBlaster Serial Download Cable

LAN8710/LAN8710i. MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX and flexpwr Technology in a Small Footprint PRODUCT FEATURES DATASHEET

PCAN-MicroMod Universal I/O Module with CAN Interface. User Manual. Document version ( )

PICNet 1. PICNet 1 PIC18 Network & SD/MMC Development Board. Features. Applications. Description

CAT4101TV. 1 A Constant-Current LED Driver with PWM Dimming

STF THRU STF203-33

CH7101A. CH7101A HDMI to VGA Converter GENERAL DESCRIPTION

MOD-ENC28J60 development board Users Manual

ICS SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

16-Port and 24-Port 10/100 Switches

HT1632C 32 8 &24 16 LED Driver

Pmod peripheral modules are powered by the host via the interface s power and ground pins.

ETP01-xx21. Protection for Ethernet lines. Features. Description. Applications. Benefits. Complies with the following standards

Introduction to PCI Express Positioning Information

/100 Mbps LAN Physical Layer Interface

Enhanced Category 5 Cabling System Engineering for Performance

10GBASE -LRM, 220m Reach GX LRMC

How To Use A Watt Saver On A Microcontroller (Watt Saver) On A Cell Phone Or Mp3 Player

Fast Ethernet and Gigabit Ethernet. Computer Networks: Fast and Gigabit Ethernet

88W8688. Integrated MAC/Baseband/RF WLAN and Bluetooth SoC PRODUCT OVERVIEW. Product Brief

Transmission of High-Speed Serial Signals Over Common Cable Media

AN460 Using the P82B96 for bus interface

24-Bit Analog-to-Digital Converter (ADC) for Weigh Scales FEATURES S8550 VFB. Analog Supply Regulator. Input MUX. 24-bit Σ ADC. PGA Gain = 32, 64, 128

10Gbps XFP Bi-Directional Transceiver, 10km Reach 1270/1330nm TX / 1330/1270 nm RX

Figure 1. 8-Bit USB Debug Adapter

Transcription:

Cover Alaska 88E1116R Technical Product Brief Marvell. Moving Forward Faster Doc. No. MV-S105539-00, Rev. -- May 9, 2011 Document Classification: Proprietary Information

Alaska 88E1116R Technical Product Brief Document Conventions Note: Provides related information or information of special importance. Caution: Indicates potential damage to hardware or software, or loss of data. Warning: Indicates a risk of personal injury. Document Status Doc Status: Advance Technical Publications: 1.00 For more information, visit our website at: www.marvell.com Disclaimer No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications. With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees: 1) Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2; 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national security reasons by the EAR; and, 3) In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, not to export to EAR Country Groups D:1 or E:2 the direct product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML"). At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any such information. Copyright 1999 2011. Marvell International Ltd. All rights reserved. Marvell, Moving Forward Faster, the Marvell logo, Alaska, AnyVoltage, DSP Switcher, Fastwriter, Feroceon, Libertas, Link Street, PHYAdvantage, Prestera, TopDog, Virtual Cable Tester, Yukon, and ZJ are registered trademarks of Marvell or its affiliates. CarrierSpan, LinkCrypt, Powered by Marvell Green PFC, Qdeo, QuietVideo, Sheeva, TwinD, and VCT are trademarks of Marvell or its affiliates. Patent(s) Pending Products identified in this document may be covered by one or more Marvell patents and/or patent applications. Doc. No. MV-S105539-00 Rev. -- Copyright 2011 Marvell Page 2 Document Classification: Proprietary Information May 9, 2011, Advance

Alaska 88E1116R Technical Product Brief OVERVIEW The Alaska 88E1116R is a physical layer device containing a single Gigabit Ethernet transceiver. The transceiver implements the Ethernet physical layer portion of the 1000BASE-T, 100BASE-TX, and 10BASE-T standards. It is manufactured using standard digital CMOS process and contains all the active circuitry required to implement the physical layer functions to transmit and receive data on standard CAT 5 unshielded twisted pair. The 88E1116R device supports the RGMII (Reduced pin count GMII) for direct connection to a MAC/Switch port. The 88E1116R device integrates MDI interface termination resistors into the PHY. This resistor integration simplifies board layout and reduces board cost by reducing the number of external components. The new Marvell calibrated resistor scheme will achieve and exceed the accuracy requirements of the IEEE 802.3 return loss specifications. The 88E1116R device can run off a single 1.8V, 2.5V, or 3.3V supply. Alternatively if the regulators are not used then the 88E1116R device can run off 1.8V and1.2v supply. The 88E1116R device has two regulators to generate all required voltages. The 88E1116R device supports 1.8V, 2.5V, and 3.3V HSTL/SSTL and 2.5V LVCMOS I/ O Standards The 88E1116R device incorporates the Marvell Virtual Cable Tester (VCT ) feature, which uses Time Domain Reflectometry (TDR) technology for the remote identification of potential cable malfunctions, thus reducing equipment returns and service calls. Using VCT, the Alaska 88E1116R device detects and reports potential cabling issues such as pair swaps, pair polarity and excessive pair skew. The device will also detect cable opens, shorts or any impedance mismatch in the cable and reporting accurately within one meter the distance to the fault. The 88E1116R device uses advanced mixed-signal processing to perform equalization, echo and crosstalk cancellation, data recovery, and error correction at a gigabit per second data rate. The device achieves robust performance in noisy environments with very low power dissipation. FEATURES 10/100/1000BASE-T IEEE 802.3 compliant Four RGMII timing modes - This eliminates the need for adding trace delays on the PCB Supports LVCMOS, SSTL, and HSTL I/O Standards on the RGMII interface Integrated MDI interface termination resistors that eliminate twelve passive components Energy Detect and Energy Detect+ low power modes Three loopback modes for diagnostics Downshift mode for two-pair cable installations Fully integrated digital adaptive equalizers, echo cancellers, and crosstalk cancellers Advanced digital baseline wander correction Automatic MDI/MDIX crossover at all speeds of operation Automatic polarity correction IEEE 802.3u compliant Auto-Negotiation Software programmable LED modes including LED testing Supports IEEE 1149.1 JTAG MDC/MDIO Management Interface CRC checker, packet counter Packet generation Virtual Cable Tester (VCT) Auto-Calibration for MAC Interface outputs Coma Mode support Requires a single 1.8V supply I/O pads can be supplied with 1.8V, 2.5V, or 3.3V Two regulators generate all required voltages. Regulator can be supplied with 1.8V, 2.5V or 3.3V. Commercial grade 64- QFN package 10/100/1000 Mbps Ethernet MAC MAC Interface - RGMII 88E1116R Device Integrated Passive Termination M a g n e t i c s RJ-45 Media s: - 10BASE-T - 100BASE-TX - 1000BASE-T 88E1116R Device used in Copper Application Copyright 2011 Marvell Doc. No. MV-S105539-00, Rev. -- May 9, 2011, Advance Document Classification: Proprietary Information Page 3

Alaska 88E1116R Technical Product Brief Table of Contents SECTION 1. SIGNAL DESCRIPTION... 5 1.1...6 1.1.1 Definitions... 6 1.2 64- QFN Assignment List - Alphabetical by Signal Name...13 SECTION 2. PACKAGE MECHANICAL DIMENSIONS... 14 2.1 64- QFN Package...14 Doc. No. MV-S105539-00, Rev. -- Copyright 2011 Marvell Page 4 Document Classification: Proprietary Information May 9, 2011, Advance

Signal Section 1. Signal The 88E1116R device is a 10/100/1000BASE-T Gigabit Ethernet transceiver. Figure 1: 88E1116R Device 64- QFN Package (Top View) RX_CTRL RXD[0] RXD[1] VDDOR RX_CLK RXD[2] RXD[3] VDDOR VREF TXD[0] TXD[1] TX_CLK TXD[2] TXD[3] TX_CTRL CONFIG[0] 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 49 50 51 EPAD - VSS 52 53 54 55 56 57 58 59 60 61 62 63 64 Top View 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 TSTPT MDIP[0] MDIN[0] AVDD NC AVDD MDIP[1] MDIN[1] MDIP[2] MDIN[2] AVDD AVDD MDIP[3] MDIN[3] NC CTRL18 CONFIG[1] CONFIG[2] CONFIG[3] COMAn DVDD LED[0] VDDO LED[1] LED[2] RESETn DIS_REG12 DVDD AVDDR AVDDR AVDDX MDC DVDD VDDO MDIO TDO TDI TCK TMS DVDD XTAL_OUT XTAL_IN AVDDC HSDACP HSDACN AVDDC RSET 88E1116R TRSTn Copyright 2011 Marvell Doc. No. MV-S105539-00, Rev. -- May 9, 2011, Advance Document Classification: Proprietary Information Page 5

Alaska 88E1116R Technical Product Brief 1.1 1.1.1 Definitions H I/O I O PU PD D Z ma Definition Input with hysteresis Input and output Input only Output only Internal pull up Internal pull down Open drain output Tri-state output DC sink capability Doc. No. MV-S105539-00, Rev. -- Copyright 2011 Marvell Page 6 Document Classification: Proprietary Information May 9, 2011, Advance

Signal Table 1: Media Dependent Interface # Name 30 31 MDIN[0] MDIP[0] I/O, D Media Dependent Interface[0]. In 1000BASE-T mode in MDI configuration, MDIN/P[0] correspond to BI_DA±. In MDIX configuration, MDIN/P[0] correspond to BI_DB±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIN/P[0] are used for the transmit pair. In MDIX configuration, MDIN/P[0] are used for the receive pair. The unused MDI pins cannot be connected to ground. They need to be left floating, because they have internal bias.the 88E1116R device contains an internal 100 ohm resistor between the MDIP/N[0] pins. 25 26 MDIN[1] MDIP[1] I/O, D Media Dependent Interface[1]. In 1000BASE-T mode in MDI configuration, MDIN/P[1] correspond to BI_DB±. In MDIX configuration, MDIN/P[1] correspond to BI_DA±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIN/P[1] are used for the receive pair. In MDIX configuration, MDIN/P[1] are used for the transmit pair. The unused MDI pins cannot be connected to ground. They need to be left floating, because they have internal bias.the 88E1116R device contains an internal 100 ohm resistor between the MDIP/N[0] pins. 23 24 MDIN[2] MDIP[2] I/O, D Media Dependent Interface[2]. In 1000BASE-T mode in MDI configuration, MDIN/P[2] correspond to BI_DC±. In MDIX configuration, MDIN/P[2] corresponds to BI_DD±. In 100BASE-TX and 10BASE-T modes, MDIN/P[2] are not used. The unused MDI pins cannot be connected to ground. They need to be left floating, because they have internal bias.the 88E1116R device contains an internal 100 ohm resistor between the MDIP/N[0] pins. 19 20 MDIN[3] MDIP[3] I/O, D Media Dependent Interface[3]. In 1000BASE-T mode in MDI configuration, MDIN/P[3] correspond to BI_DD±. In MDIX configuration, MDIN/P[3] correspond to BI_DC±. In 100BASE-TX and 10BASE-T modes, MDIN/P[3] are not used. The unused MDI pins cannot be connected to ground. They need to be left floating, because they have internal bias.the 88E1116R device contains an internal 100 ohm resistor between the MDIP/N[0] pins. Copyright 2011 Marvell Doc. No. MV-S105539-00, Rev. -- May 9, 2011, Advance Document Classification: Proprietary Information Page 7

Alaska 88E1116R Technical Product Brief The RGMII interface supports 10/100/1000BASE-T mode of operation. Table 2: RGMII Interface # Name 60 TX_CLK I RGMII Transmit Clock provides a 125 MHz, 25 MHz, or 2.5 MHz reference clock with ± 50 ppm tolerance depending on speed. 63 TX_CTRL I RGMII Transmit Control. TX_EN is presented on the rising edge of TX_CLK. 62 61 59 58 TXD[3] TXD[2] TXD[1] TXD[0] I A logical derivative of TX_EN and TX_ER is presented on the falling edge of TX_CLK. RGMII Transmit Data. TXD[3:0] run at double data rate with bits [3:0] presented on the rising edge of TX_CLK, and bits [7:4] presented on the falling edge of TX_CLK. In 10/100BASE-T modes, the transmit data nibble is presented on TXD[3:0] on the rising edge of TX_CLK. 53 RX_CLK O RGMII Receive Clock provides a 125 MHz, 25 MHz, or 2.5 MHz reference clock with ± 50 ppm tolerance derived from the received data stream depending on speed. 49 RX_CTRL O RGMII Receive Control. RX_DV is presented on the rising edge of RX_CLK. A logical derivative of RX_DV and RX_ER is presented on the falling edge of RX_CLK. 55 54 51 50 RXD[3] RXD[2] RXD[1] RXD[0] O RGMII Receive Data. RXD[3:0] run at double data rate with bits [3:0] presented on the rising edge of RX_CLK, and bits [7:4] presented on the falling edge of RX_CLK. In 10/100BASE-T modes, the receive data nibble is presented on RXD[3:0] on the rising edge of RX_CLK. Doc. No. MV-S105539-00, Rev. -- Copyright 2011 Marvell Page 8 Document Classification: Proprietary Information May 9, 2011, Advance

Signal Table 3: Management Interface and Interrupt # Name 48 MDC I MDC is the management data clock reference for the serial management interface. A continuous clock stream is not expected. The maximum frequency supported is 8.3 MHz. 45 MDIO I/O MDIO is the management data. MDIO transfers management data in and out of the device synchronously to MDC. This pin requires a pull-up resistor in a range from 1.5 kohm to 10 kohm. Table 4: LED Interface # Name 6 8 9 LED[0] LED[1] LED[2] O LED/Interrupt outputs. Table 5: JTAG Interface # Name 43 TDI I Boundary scan test data input. 41 TMS I, PU Boundary scan test mode select input. TMS contains an internal 150 kohm pull-up resistor. 42 TCK I, PU Boundary scan test clock input. TCK contains an internal 150 kohm pull-up resistor. 11 TRSTn I, PU Boundary scan test reset input. Active low. TRSTn contains an internal 150 kohm pull-up resistor as per the 1149.1 specification. After power up, the JTAG state machine should be reset by applying a low signal on this pin, or by keeping TMS high and applying 5 TCK pulses, or by pulling this pin low by a 4.7 kohm resistor. 44 TDO O Boundary scan test data output. Copyright 2011 Marvell Doc. No. MV-S105539-00, Rev. -- May 9, 2011, Advance Document Classification: Proprietary Information Page 9

Alaska 88E1116R Technical Product Brief Table 6: Clock/Configuration/Reset/I/O # Name 64 CONFIG[0] I Hardware Configuration 1 CONFIG[1] I Hardware Configuration 2 CONFIG[2] I Hardware Configuration 3 CONFIG[3] I Hardware Configuration 38 XTAL_IN I Reference Clock. 25 MHz ± 50 ppm tolerance crystal reference or oscillator input. NOTE: If AVDDC is tied to 1.8V, then the XTAL_IN pin is not 2.5V/3.3V tolerant. If AVDDC is tied to 2.5V, then the XTAL_IN pin is not 3.3V tolerant. 39 XTAL_OUT 0 Reference Clock. 25 MHz ± 50 ppm tolerance crystal reference. When the XTAL_OUT pin is not connected, it should be left floating. 10 RESETn I Hardware reset. Active low. 0 = Reset 1 = Normal 57 VREF I RGMII input voltage reference. Must be set to VDDOR/2 when used as 1.8V HSTL, 2.5V SSTL_2, and 3.3V. Set to VDDOR when used as 2.5V LV CMOS. Doc. No. MV-S105539-00, Rev. -- Copyright 2011 Marvell Page 10 Document Classification: Proprietary Information May 9, 2011, Advance

Signal Table 7: Test # 35 36 Name HSDACN HSDACP O O 32 TSTPT O Test Point. AC Test Point. Positive and Negative. These pins are also used to bring out a differential TX_TCLK. Connect these pins with a 50 ohm termination resistor to VSS for IEEE testing and debug purposes. If debug and IEEE testing are not of importance, these pins can be left floating. Table 8: Control and Reference # Name 33 RSET I Constant voltage reference. External 4.99 kohm 1% resistor connection to VSS required for each pin. 17 CTRL18 O 1.8V Regulator Control. This signal ties to the base of the BJT. If the 1.8V regulator is not used it can be left floating. 12 DIS_REG12 I 1.2V Regulator Disable. Tie to VDDO to disable, tie to VSS to enable. Copyright 2011 Marvell Doc. No. MV-S105539-00, Rev. -- May 9, 2011, Advance Document Classification: Proprietary Information Page 11

Alaska 88E1116R Technical Product Brief Table 9: Power & Ground # 21 22 27 29 34 37 14 15 Name AVDD Power Analog supply. 1.8V 1. AVDD can be supplied externally with 1.8V, or via the 1.8V regulator. AVDDC Analog supply - 1.8V or 2.5V, or 3.3V 2. AVDDC must be supplied externally. Do not use the 1.8V regulator to power AVDDC. AVDDR 1.2V Regulator supply - 1.8V AVDDR can be supplied externally with 1.8V, or via the 1.8V regulator. If the 1.2V regulator is not used, AVDDR must still be tied to 1.8V. 16 AVDDX Power 1.8V Regulator supply - 2.5V, 3.3V, (or 1.8V). AVDDX must be supplied externally. Note that this supply must be the same voltage as AVDDC. If the 1.8V regulator is not used, then it means a 1.8V supply is in the system. AVDDX (along with AVDDC) would be tied to 1.8V in this case. 5 13 40 47 7 46 52 56 DVDD Power Digital core supply - 1.2V. DVDD can be supplied externally with 1.2V, or via the 1.2V regulator. VDDO Power 1.8V, 2.5V, or 3.3V non-rgmii digital I/O supply 3. VDDO must be supplied externally. Do not use the 1.8V regulator to power VDDO. VDDOR Power 1.8V, 2.5V, or 3.3V RGMII digital I/O supply 4. VDDOR must be supplied externally. Do not use the 1.8V regulator to power VDDOR. EPAD VSS GND Ground to device. The 64-pin QFN package has an exposed die pad (E- PAD) at its base. This E-PAD must be soldered to VSS. Refer to the package mechanical drawings for the exact location and dimensions of the EPAD. 18 28 5 NC NC No connect. These pins are not connected to the die so they can be connected to anything on the board. 1. AVDD supplies the MDIP/N[3:0] pins. 2. AVDDC supplies the XTAL_IN and XTAL_OUT pins. 3. VDDO supplies the MDC, MDIO, RESETn, LED[2:0], CONFIG[3:0], TDI, TMS, TCK, TRSTn, TDO, DIS_REG12, CTRL18, HSDAC, and TSTPT 4. VDDOR supplies the TXD[3:0], TX_CLK, TX_CTRL, RXD[3:0], RX_CLK, and RX_CTRL pins. 5. 28 must be connected to AVDD in Revision A0. Refer to the Rev A0 Release Notes for 28 connection details. Doc. No. MV-S105539-00, Rev. -- Copyright 2011 Marvell Page 12 Document Classification: Proprietary Information May 9, 2011, Advance

Signal 64- QFN Assignment List - Alphabetical by Signal Name 1.2 64- QFN Assignment List - Alphabetical by Signal Name # Name # Name 21 AVDD 24 MDIP[2] 22 AVDD 20 MDIP[3] 27 AVDD 18 NC 29 AVDD 28 NC 34 AVDDC 53 RX_CLK 37 AVDDC 49 RX_CTRL 14 AVDDR 10 RESETn 15 AVDDR 33 RSET 16 AVDDX 50 RXD[0] 4 COMAn 51 RXD[1] 64 CONFIG[0] 54 RXD[2] 1 CONFIG[1] 55 RXD[3] 2 CONFIG[2] 42 TCK 3 CONFIG[3] 43 TDI 17 CTRL18 44 TDO 12 DIS_REG12 41 TMS 5 DVDD 11 TRSTn 13 DVDD 60 TX_CLK 40 DVDD 63 TX_CTRL 47 DVDD 58 TXD[0] 35 HSDACN 59 TXD[1] 36 HSDACP 61 TXD[2] 6 LED[0] 62 TXD[3] 8 LED[1] 32 TSTPT 9 LED[2] 7 VDDO 48 MDC 46 VDDO 30 MDIN[0] 52 VDDOR 25 MDIN[1] 56 VDDOR 23 MDIN[2] 57 VREF 19 MDIN[3] EPAD VSS 45 MDIO 38 XTAL_IN 31 MDIP[0] 39 XTAL_OUT 26 MDIP[1] Copyright 2011 Marvell Doc. No. MV-S105539-00, Rev. -- May 9, 2011, Advance Document Classification: Proprietary Information Page 13

Alaska 88E1116R Technical Product Brief Section 2. Package Mechanical Dimensions 2.1 64- QFN Package 1.0mm aaa C D D1 O 4 X N 1 2 3 E E1 A A2 L b A1 aaa C DETAIL : B ''B'' 0.08 C A SEATING PLANE D2 E2 b 0.6max A3 "A" 0.6max DETAIL : A e Doc. No. MV-S105539-00, Rev. -- Copyright 2011 Marvell Page 14 Document Classification: Proprietary Information May 9, 2011, Advance

Package Mechanical Dimensions 64- QFN Package Table 10: 64- QFN Mechanical Dimensions Dimensions in mm Symbol MIN NOM MAX A 0.80 0.85 1.00 A1 0.00 0.02 0.05 A2 -- 0.65 1.00 A3 0.20 REF b 0.18 0.23 0.30 D 9.00 BSC D1 8.75 BSC E 9.00 BSC E1 8.75 BSC e 0.50 BSC L 0.30 0.40 0.50 θ 0 -- 12 aaa -- -- 0.25 bbb -- -- 0.10 chamfer -- -- 0.60 Die Pad Size Symbol Dimension in mm D 2 5.21 ± 0.20 E 2 6.25 ± 0.20 Copyright 2011 Marvell Doc. No. MV-S105539-00, Rev. -- May 9, 2011, Advance Document Classification: Proprietary Information Page 15

Back Cover Marvell Semiconductor, Inc. 5488 Marvell Lane Santa Clara, CA 95054, USA Tel: 1.408.222.2500 Fax: 1.408.988.8279 www.marvell.com Marvell. Moving Forward Faster